blob: d3a5cfaac19efec0a69251d161479bcff2633dd0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Scott Woodf64c98c2015-03-20 19:28:12 -07002/*
Mingkai Hu0e58b512015-10-26 19:47:50 +08003 * Copyright 2014-2015 Freescale Semiconductor
Ran Wang13a84a52021-06-16 17:53:19 +05304 * Copyright 2019-2021 NXP
Scott Woodf64c98c2015-03-20 19:28:12 -07005 */
6
7#include <common.h>
Simon Glass85d65312019-12-28 10:44:58 -07008#include <clock_legacy.h>
Hou Zhiqiang031bb872020-04-28 10:19:32 +08009#include <cpu_func.h>
Simon Glass5e6201b2019-08-01 09:46:51 -060010#include <env.h>
Ashish Kumar11234062017-08-11 11:09:14 +053011#include <fsl_immap.h>
Scott Woodf64c98c2015-03-20 19:28:12 -070012#include <fsl_ifc.h>
Simon Glassa7b51302019-11-14 12:57:46 -070013#include <init.h>
Hou Zhiqiang031bb872020-04-28 10:19:32 +080014#include <linux/sizes.h>
Simon Glass0f2af882020-05-10 11:40:05 -060015#include <log.h>
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +080016#include <asm/arch/fsl_serdes.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080017#include <asm/arch/soc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060018#include <asm/cache.h>
Scott Woodae1df322015-03-20 19:28:13 -070019#include <asm/io.h>
Scott Wood8e728cd2015-03-24 13:25:02 -070020#include <asm/global_data.h>
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +053021#include <asm/arch-fsl-layerscape/config.h>
Ran Wang4e7cdcf2018-08-10 15:00:00 +080022#include <asm/arch-fsl-layerscape/ns_access.h>
Laurentiu Tudor512d13e2018-08-09 15:19:46 +030023#include <asm/arch-fsl-layerscape/fsl_icid.h>
Hou Zhiqiang031bb872020-04-28 10:19:32 +080024#include <asm/gic-v3.h>
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +080025#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
Hou Zhiqiang5ac9a5c2016-08-02 19:03:23 +080026#include <fsl_csu.h>
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +080027#endif
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +053028#ifdef CONFIG_SYS_FSL_DDR
Shengzhou Liuddf060b2016-04-07 16:22:21 +080029#include <fsl_ddr_sdram.h>
30#include <fsl_ddr.h>
Prabhakar Kushwahad169ebe2016-06-03 18:41:31 +053031#endif
Aneesh Bansal39d5b3b2016-01-22 16:37:26 +053032#ifdef CONFIG_CHAIN_OF_TRUST
33#include <fsl_validate.h>
34#endif
Ashish Kumarb25faa22017-08-31 16:12:53 +053035#include <fsl_immap.h>
Ran Wangba7cd0f2020-08-05 15:07:27 +080036#include <dm.h>
Tom Rinifb6abdd2020-10-15 21:44:15 -040037#include <dm/device_compat.h>
Ran Wangba7cd0f2020-08-05 15:07:27 +080038#include <linux/err.h>
Alban Bedel0b8932f2020-11-17 16:20:04 +010039#ifdef CONFIG_GIC_V3_ITS
Pankit Gargbdbf84f2018-11-05 18:01:52 +000040DECLARE_GLOBAL_DATA_PTR;
41#endif
Scott Wood8e728cd2015-03-24 13:25:02 -070042
Hou Zhiqiang031bb872020-04-28 10:19:32 +080043#ifdef CONFIG_GIC_V3_ITS
Michael Walle29b1d332021-10-27 18:54:54 +020044#define PENDTABLE_MAX_SZ ALIGN(BIT(ITS_MAX_LPI_NRBITS), SZ_64K)
45#define PROPTABLE_MAX_SZ ALIGN(BIT(ITS_MAX_LPI_NRBITS) / 8, SZ_64K)
46#define GIC_LPI_SIZE ALIGN(cpu_numcores() * PENDTABLE_MAX_SZ + \
47 PROPTABLE_MAX_SZ, SZ_1M)
48static int fdt_add_resv_mem_gic_rd_tables(void *blob, u64 base, size_t size)
49{
50 int err;
51 struct fdt_memory gic_rd_tables;
52
53 gic_rd_tables.start = base;
54 gic_rd_tables.end = base + size - 1;
55 err = fdtdec_add_reserved_memory(blob, "gic-rd-tables", &gic_rd_tables,
56 NULL, 0, NULL, 0);
57 if (err < 0)
58 debug("%s: failed to add reserved memory: %d\n", __func__, err);
59
60 return err;
61}
62
Hou Zhiqiang031bb872020-04-28 10:19:32 +080063int ls_gic_rd_tables_init(void *blob)
64{
Michael Walle29b1d332021-10-27 18:54:54 +020065 u64 gic_lpi_base;
Tom Rini4e87d9d2021-10-27 18:54:53 +020066 int ret;
Hou Zhiqiang031bb872020-04-28 10:19:32 +080067
Michael Walle29b1d332021-10-27 18:54:54 +020068 gic_lpi_base = ALIGN(gd->arch.resv_ram - GIC_LPI_SIZE, SZ_64K);
69 ret = fdt_add_resv_mem_gic_rd_tables(blob, gic_lpi_base, GIC_LPI_SIZE);
70 if (ret)
71 return ret;
72
73 ret = gic_lpi_tables_init(gic_lpi_base, cpu_numcores());
Hou Zhiqiang031bb872020-04-28 10:19:32 +080074 if (ret)
75 debug("%s: failed to init gic-lpi-tables\n", __func__);
76
77 return ret;
78}
79#endif
80
York Suncbe8e1c2016-04-04 11:41:26 -070081bool soc_has_dp_ddr(void)
82{
83 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
84 u32 svr = gur_in32(&gur->svr);
85
Priyanka Jain4a6f1732016-11-17 12:29:55 +053086 /* LS2085A, LS2088A, LS2048A has DP_DDR */
87 if ((SVR_SOC_VER(svr) == SVR_LS2085A) ||
88 (SVR_SOC_VER(svr) == SVR_LS2088A) ||
89 (SVR_SOC_VER(svr) == SVR_LS2048A))
York Suncbe8e1c2016-04-04 11:41:26 -070090 return true;
91
92 return false;
93}
94
95bool soc_has_aiop(void)
96{
97 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
98 u32 svr = gur_in32(&gur->svr);
99
100 /* LS2085A has AIOP */
Prabhakar Kushwahaac7f2422016-06-24 13:48:13 +0530101 if (SVR_SOC_VER(svr) == SVR_LS2085A)
York Suncbe8e1c2016-04-04 11:41:26 -0700102 return true;
103
104 return false;
105}
106
Ran Wangb358b7b2017-09-04 18:46:48 +0800107static inline void set_usb_txvreftune(u32 __iomem *scfg, u32 offset)
108{
109 scfg_clrsetbits32(scfg + offset / 4,
110 0xF << 6,
111 SCFG_USB_TXVREFTUNE << 6);
112}
113
114static void erratum_a009008(void)
115{
116#ifdef CONFIG_SYS_FSL_ERRATUM_A009008
117 u32 __iomem *scfg = (u32 __iomem *)SCFG_BASE;
Ran Wang9e8fabc2017-09-04 18:46:49 +0800118
Ran Wang02dc77b2017-11-13 16:14:48 +0800119#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
120 defined(CONFIG_ARCH_LS1012A)
Ran Wangb358b7b2017-09-04 18:46:48 +0800121 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR_USB1);
Ran Wang02dc77b2017-11-13 16:14:48 +0800122#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wangb358b7b2017-09-04 18:46:48 +0800123 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR_USB2);
124 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR_USB3);
Ran Wang02dc77b2017-11-13 16:14:48 +0800125#endif
Ran Wangb358b7b2017-09-04 18:46:48 +0800126#elif defined(CONFIG_ARCH_LS2080A)
127 set_usb_txvreftune(scfg, SCFG_USB3PRM1CR);
128#endif
129#endif /* CONFIG_SYS_FSL_ERRATUM_A009008 */
130}
131
Ran Wang9e8fabc2017-09-04 18:46:49 +0800132static inline void set_usb_sqrxtune(u32 __iomem *scfg, u32 offset)
133{
134 scfg_clrbits32(scfg + offset / 4,
135 SCFG_USB_SQRXTUNE_MASK << 23);
136}
137
138static void erratum_a009798(void)
139{
140#ifdef CONFIG_SYS_FSL_ERRATUM_A009798
141 u32 __iomem *scfg = (u32 __iomem *)SCFG_BASE;
142
Ran Wang02dc77b2017-11-13 16:14:48 +0800143#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
144 defined(CONFIG_ARCH_LS1012A)
Ran Wang9e8fabc2017-09-04 18:46:49 +0800145 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR_USB1);
Ran Wang02dc77b2017-11-13 16:14:48 +0800146#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wang9e8fabc2017-09-04 18:46:49 +0800147 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR_USB2);
148 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR_USB3);
Ran Wang02dc77b2017-11-13 16:14:48 +0800149#endif
Ran Wang9e8fabc2017-09-04 18:46:49 +0800150#elif defined(CONFIG_ARCH_LS2080A)
151 set_usb_sqrxtune(scfg, SCFG_USB3PRM1CR);
152#endif
153#endif /* CONFIG_SYS_FSL_ERRATUM_A009798 */
154}
155
Ran Wang02dc77b2017-11-13 16:14:48 +0800156#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
157 defined(CONFIG_ARCH_LS1012A)
Ran Wange64f7472017-09-04 18:46:50 +0800158static inline void set_usb_pcstxswingfull(u32 __iomem *scfg, u32 offset)
159{
160 scfg_clrsetbits32(scfg + offset / 4,
161 0x7F << 9,
162 SCFG_USB_PCSTXSWINGFULL << 9);
163}
164#endif
165
166static void erratum_a008997(void)
167{
168#ifdef CONFIG_SYS_FSL_ERRATUM_A008997
Ran Wang02dc77b2017-11-13 16:14:48 +0800169#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
170 defined(CONFIG_ARCH_LS1012A)
Ran Wange64f7472017-09-04 18:46:50 +0800171 u32 __iomem *scfg = (u32 __iomem *)SCFG_BASE;
172
173 set_usb_pcstxswingfull(scfg, SCFG_USB3PRM2CR_USB1);
Ran Wang02dc77b2017-11-13 16:14:48 +0800174#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wange64f7472017-09-04 18:46:50 +0800175 set_usb_pcstxswingfull(scfg, SCFG_USB3PRM2CR_USB2);
176 set_usb_pcstxswingfull(scfg, SCFG_USB3PRM2CR_USB3);
177#endif
Ran Wange118acb2019-05-14 17:34:56 +0800178#elif defined(CONFIG_ARCH_LS1028A)
179 clrsetbits_le32(DCSR_BASE + DCSR_USB_IOCR1,
180 0x7F << 11,
181 DCSR_USB_PCSTXSWINGFULL << 11);
Ran Wang02dc77b2017-11-13 16:14:48 +0800182#endif
Ran Wange64f7472017-09-04 18:46:50 +0800183#endif /* CONFIG_SYS_FSL_ERRATUM_A008997 */
184}
185
Ran Wang02dc77b2017-11-13 16:14:48 +0800186#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
187 defined(CONFIG_ARCH_LS1012A)
Ran Wang3ba69482017-09-04 18:46:51 +0800188
189#define PROGRAM_USB_PHY_RX_OVRD_IN_HI(phy) \
190 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_1); \
191 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_2); \
192 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_3); \
193 out_be16((phy) + SCFG_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_4)
194
Yinbo Zhu5c3767e2019-05-14 17:34:57 +0800195#elif defined(CONFIG_ARCH_LS2080A) || defined(CONFIG_ARCH_LS1088A) || \
Meenakshi Aggarwalccb5d5d2020-10-29 19:16:16 +0530196 defined(CONFIG_ARCH_LS1028A) || defined(CONFIG_ARCH_LX2160A) || \
197 defined(CONFIG_ARCH_LX2162A)
Ran Wang3ba69482017-09-04 18:46:51 +0800198
199#define PROGRAM_USB_PHY_RX_OVRD_IN_HI(phy) \
200 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_1); \
201 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_2); \
202 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_3); \
203 out_le16((phy) + DCSR_USB_PHY_RX_OVRD_IN_HI, USB_PHY_RX_EQ_VAL_4)
204
205#endif
206
207static void erratum_a009007(void)
208{
Ran Wang02dc77b2017-11-13 16:14:48 +0800209#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A) || \
210 defined(CONFIG_ARCH_LS1012A)
Ran Wang3ba69482017-09-04 18:46:51 +0800211 void __iomem *usb_phy = (void __iomem *)SCFG_USB_PHY1;
212
213 PROGRAM_USB_PHY_RX_OVRD_IN_HI(usb_phy);
Ran Wang02dc77b2017-11-13 16:14:48 +0800214#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Ran Wang3ba69482017-09-04 18:46:51 +0800215 usb_phy = (void __iomem *)SCFG_USB_PHY2;
216 PROGRAM_USB_PHY_RX_OVRD_IN_HI(usb_phy);
217
218 usb_phy = (void __iomem *)SCFG_USB_PHY3;
219 PROGRAM_USB_PHY_RX_OVRD_IN_HI(usb_phy);
Ran Wang02dc77b2017-11-13 16:14:48 +0800220#endif
Yinbo Zhu5c3767e2019-05-14 17:34:57 +0800221#elif defined(CONFIG_ARCH_LS2080A) || defined(CONFIG_ARCH_LS1088A) || \
222 defined(CONFIG_ARCH_LS1028A)
Ran Wang3ba69482017-09-04 18:46:51 +0800223 void __iomem *dcsr = (void __iomem *)DCSR_BASE;
224
225 PROGRAM_USB_PHY_RX_OVRD_IN_HI(dcsr + DCSR_USB_PHY1);
226 PROGRAM_USB_PHY_RX_OVRD_IN_HI(dcsr + DCSR_USB_PHY2);
227#endif /* CONFIG_SYS_FSL_ERRATUM_A009007 */
228}
229
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800230#if defined(CONFIG_FSL_LSCH3)
Ran Wang13a84a52021-06-16 17:53:19 +0530231static void erratum_a050204(void)
Ran Wangd0270dc2019-11-26 11:40:40 +0800232{
Meenakshi Aggarwalccb5d5d2020-10-29 19:16:16 +0530233#if defined(CONFIG_ARCH_LX2160A) || defined(CONFIG_ARCH_LX2162A)
Ran Wangd0270dc2019-11-26 11:40:40 +0800234 void __iomem *dcsr = (void __iomem *)DCSR_BASE;
235
236 PROGRAM_USB_PHY_RX_OVRD_IN_HI(dcsr + DCSR_USB_PHY1);
237 PROGRAM_USB_PHY_RX_OVRD_IN_HI(dcsr + DCSR_USB_PHY2);
238#endif
239}
Yao Yuanfae88052015-12-05 14:59:14 +0800240/*
241 * This erratum requires setting a value to eddrtqcr1 to
242 * optimal the DDR performance.
243 */
244static void erratum_a008336(void)
245{
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800246#ifdef CONFIG_SYS_FSL_ERRATUM_A008336
Yao Yuanfae88052015-12-05 14:59:14 +0800247 u32 *eddrtqcr1;
248
Yao Yuanfae88052015-12-05 14:59:14 +0800249#ifdef CONFIG_SYS_FSL_DCSR_DDR_ADDR
250 eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR_ADDR + 0x800;
Shengzhou Liu7beb0c42016-08-26 18:30:38 +0800251 if (fsl_ddr_get_version(0) == 0x50200)
252 out_le32(eddrtqcr1, 0x63b30002);
Yao Yuanfae88052015-12-05 14:59:14 +0800253#endif
254#ifdef CONFIG_SYS_FSL_DCSR_DDR2_ADDR
255 eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR2_ADDR + 0x800;
Shengzhou Liu7beb0c42016-08-26 18:30:38 +0800256 if (fsl_ddr_get_version(0) == 0x50200)
257 out_le32(eddrtqcr1, 0x63b30002);
Yao Yuanfae88052015-12-05 14:59:14 +0800258#endif
259#endif
260}
261
262/*
263 * This erratum requires a register write before being Memory
264 * controller 3 being enabled.
265 */
266static void erratum_a008514(void)
267{
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800268#ifdef CONFIG_SYS_FSL_ERRATUM_A008514
Yao Yuanfae88052015-12-05 14:59:14 +0800269 u32 *eddrtqcr1;
270
Yao Yuanfae88052015-12-05 14:59:14 +0800271#ifdef CONFIG_SYS_FSL_DCSR_DDR3_ADDR
272 eddrtqcr1 = (void *)CONFIG_SYS_FSL_DCSR_DDR3_ADDR + 0x800;
273 out_le32(eddrtqcr1, 0x63b20002);
274#endif
275#endif
276}
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +0530277#ifdef CONFIG_SYS_FSL_ERRATUM_A009635
278#define PLATFORM_CYCLE_ENV_VAR "a009635_interval_val"
279
280static unsigned long get_internval_val_mhz(void)
281{
Simon Glass64b723f2017-08-03 12:22:12 -0600282 char *interval = env_get(PLATFORM_CYCLE_ENV_VAR);
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +0530283 /*
284 * interval is the number of platform cycles(MHz) between
285 * wake up events generated by EPU.
286 */
287 ulong interval_mhz = get_bus_freq(0) / (1000 * 1000);
288
289 if (interval)
Simon Glassff9b9032021-07-24 09:03:30 -0600290 interval_mhz = dectoul(interval, NULL);
Prabhakar Kushwaha22cfe962015-11-05 12:00:14 +0530291
292 return interval_mhz;
293}
294
295void erratum_a009635(void)
296{
297 u32 val;
298 unsigned long interval_mhz = get_internval_val_mhz();
299
300 if (!interval_mhz)
301 return;
302
303 val = in_le32(DCSR_CGACRE5);
304 writel(val | 0x00000200, DCSR_CGACRE5);
305
306 val = in_le32(EPU_EPCMPR5);
307 writel(interval_mhz, EPU_EPCMPR5);
308 val = in_le32(EPU_EPCCR5);
309 writel(val | 0x82820000, EPU_EPCCR5);
310 val = in_le32(EPU_EPSMCR5);
311 writel(val | 0x002f0000, EPU_EPSMCR5);
312 val = in_le32(EPU_EPECR5);
313 writel(val | 0x20000000, EPU_EPECR5);
314 val = in_le32(EPU_EPGCR);
315 writel(val | 0x80000000, EPU_EPGCR);
316}
317#endif /* CONFIG_SYS_FSL_ERRATUM_A009635 */
318
Scott Wood8e728cd2015-03-24 13:25:02 -0700319static void erratum_rcw_src(void)
320{
Santan Kumar99136482017-05-05 15:42:28 +0530321#if defined(CONFIG_SPL) && defined(CONFIG_NAND_BOOT)
Scott Wood8e728cd2015-03-24 13:25:02 -0700322 u32 __iomem *dcfg_ccsr = (u32 __iomem *)DCFG_BASE;
323 u32 __iomem *dcfg_dcsr = (u32 __iomem *)DCFG_DCSR_BASE;
324 u32 val;
325
326 val = in_le32(dcfg_ccsr + DCFG_PORSR1 / 4);
327 val &= ~DCFG_PORSR1_RCW_SRC;
328 val |= DCFG_PORSR1_RCW_SRC_NOR;
329 out_le32(dcfg_dcsr + DCFG_DCSR_PORCR1 / 4, val);
330#endif
331}
332
York Sun0404a392015-03-23 10:41:35 -0700333#define I2C_DEBUG_REG 0x6
334#define I2C_GLITCH_EN 0x8
335/*
336 * This erratum requires setting glitch_en bit to enable
337 * digital glitch filter to improve clock stability.
338 */
Ashish kumar3b52a232017-02-23 16:03:57 +0530339#ifdef CONFIG_SYS_FSL_ERRATUM_A009203
York Sun0404a392015-03-23 10:41:35 -0700340static void erratum_a009203(void)
341{
Tom Rini52b2e262021-08-18 23:12:24 -0400342#if CONFIG_IS_ENABLED(SYS_I2C_LEGACY)
Sriram Dashafa125b2017-09-04 15:45:02 +0530343 u8 __iomem *ptr;
York Sun0404a392015-03-23 10:41:35 -0700344#ifdef I2C1_BASE_ADDR
345 ptr = (u8 __iomem *)(I2C1_BASE_ADDR + I2C_DEBUG_REG);
346
347 writeb(I2C_GLITCH_EN, ptr);
348#endif
349#ifdef I2C2_BASE_ADDR
350 ptr = (u8 __iomem *)(I2C2_BASE_ADDR + I2C_DEBUG_REG);
351
352 writeb(I2C_GLITCH_EN, ptr);
353#endif
354#ifdef I2C3_BASE_ADDR
355 ptr = (u8 __iomem *)(I2C3_BASE_ADDR + I2C_DEBUG_REG);
356
357 writeb(I2C_GLITCH_EN, ptr);
358#endif
359#ifdef I2C4_BASE_ADDR
360 ptr = (u8 __iomem *)(I2C4_BASE_ADDR + I2C_DEBUG_REG);
361
362 writeb(I2C_GLITCH_EN, ptr);
363#endif
364#endif
365}
Ashish kumar3b52a232017-02-23 16:03:57 +0530366#endif
Shengzhou Liua3117ee2016-11-11 18:11:05 +0800367
Saksham Jain5d8ffe12016-03-23 16:24:40 +0530368void bypass_smmu(void)
369{
370 u32 val;
371 val = (in_le32(SMMU_SCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
372 out_le32(SMMU_SCR0, val);
373 val = (in_le32(SMMU_NSCR0) | SCR0_CLIENTPD_MASK) & ~(SCR0_USFCFG_MASK);
374 out_le32(SMMU_NSCR0, val);
375}
Scott Woodf64c98c2015-03-20 19:28:12 -0700376void fsl_lsch3_early_init_f(void)
377{
Scott Wood8e728cd2015-03-24 13:25:02 -0700378 erratum_rcw_src();
Sriram Dash36a4a342017-09-04 15:44:05 +0530379#ifdef CONFIG_FSL_IFC
Scott Woodf64c98c2015-03-20 19:28:12 -0700380 init_early_memctl_regs(); /* tighten IFC timing */
Sriram Dash36a4a342017-09-04 15:44:05 +0530381#endif
Ashish kumar3b52a232017-02-23 16:03:57 +0530382#ifdef CONFIG_SYS_FSL_ERRATUM_A009203
York Sun0404a392015-03-23 10:41:35 -0700383 erratum_a009203();
Ashish kumar3b52a232017-02-23 16:03:57 +0530384#endif
Yao Yuanfae88052015-12-05 14:59:14 +0800385 erratum_a008514();
386 erratum_a008336();
Ran Wangb358b7b2017-09-04 18:46:48 +0800387 erratum_a009008();
Ran Wang9e8fabc2017-09-04 18:46:49 +0800388 erratum_a009798();
Ran Wange64f7472017-09-04 18:46:50 +0800389 erratum_a008997();
Ran Wang3ba69482017-09-04 18:46:51 +0800390 erratum_a009007();
Ran Wang13a84a52021-06-16 17:53:19 +0530391 erratum_a050204();
Saksham Jain5d8ffe12016-03-23 16:24:40 +0530392#ifdef CONFIG_CHAIN_OF_TRUST
393 /* In case of Secure Boot, the IBR configures the SMMU
394 * to allow only Secure transactions.
395 * SMMU must be reset in bypass mode.
396 * Set the ClientPD bit and Clear the USFCFG Bit
397 */
398 if (fsl_check_boot_mode_secure() == 1)
399 bypass_smmu();
400#endif
Laurentiu Tudor7690ea72019-07-30 17:29:58 +0300401
Laurentiu Tudor4adff392019-10-18 09:01:54 +0000402#if defined(CONFIG_ARCH_LS1088A) || defined(CONFIG_ARCH_LS1028A) || \
Meenakshi Aggarwalccb5d5d2020-10-29 19:16:16 +0530403 defined(CONFIG_ARCH_LS2080A) || defined(CONFIG_ARCH_LX2160A) || \
404 defined(CONFIG_ARCH_LX2162A)
Laurentiu Tudor7690ea72019-07-30 17:29:58 +0300405 set_icids();
406#endif
Scott Woodf64c98c2015-03-20 19:28:12 -0700407}
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800408
Rajesh Bhagat814e0772018-01-17 16:13:00 +0530409/* Get VDD in the unit mV from voltage ID */
410int get_core_volt_from_fuse(void)
411{
412 struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
413 int vdd;
414 u32 fusesr;
415 u8 vid;
416
417 /* get the voltage ID from fuse status register */
418 fusesr = in_le32(&gur->dcfg_fusesr);
419 debug("%s: fusesr = 0x%x\n", __func__, fusesr);
420 vid = (fusesr >> FSL_CHASSIS3_DCFG_FUSESR_ALTVID_SHIFT) &
421 FSL_CHASSIS3_DCFG_FUSESR_ALTVID_MASK;
422 if ((vid == 0) || (vid == FSL_CHASSIS3_DCFG_FUSESR_ALTVID_MASK)) {
423 vid = (fusesr >> FSL_CHASSIS3_DCFG_FUSESR_VID_SHIFT) &
424 FSL_CHASSIS3_DCFG_FUSESR_VID_MASK;
425 }
426 debug("%s: VID = 0x%x\n", __func__, vid);
427 switch (vid) {
428 case 0x00: /* VID isn't supported */
429 vdd = -EINVAL;
430 debug("%s: The VID feature is not supported\n", __func__);
431 break;
432 case 0x08: /* 0.9V silicon */
433 vdd = 900;
434 break;
435 case 0x10: /* 1.0V silicon */
436 vdd = 1000;
437 break;
438 default: /* Other core voltage */
439 vdd = -EINVAL;
440 debug("%s: The VID(%x) isn't supported\n", __func__, vid);
441 break;
442 }
443 debug("%s: The required minimum volt of CORE is %dmV\n", __func__, vdd);
444
445 return vdd;
446}
447
Prabhakar Kushwaha1966d012016-06-03 18:41:27 +0530448#elif defined(CONFIG_FSL_LSCH2)
Mingkai Hu172081c2016-02-02 11:28:03 +0800449/*
450 * This erratum requires setting a value to eddrtqcr1 to optimal
451 * the DDR performance. The eddrtqcr1 register is in SCFG space
452 * of LS1043A and the offset is 0x157_020c.
453 */
454#if defined(CONFIG_SYS_FSL_ERRATUM_A009660) \
455 && defined(CONFIG_SYS_FSL_ERRATUM_A008514)
456#error A009660 and A008514 can not be both enabled.
457#endif
458
459static void erratum_a009660(void)
460{
461#ifdef CONFIG_SYS_FSL_ERRATUM_A009660
462 u32 *eddrtqcr1 = (void *)CONFIG_SYS_FSL_SCFG_ADDR + 0x20c;
463 out_be32(eddrtqcr1, 0x63b20042);
464#endif
465}
466
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800467static void erratum_a008850_early(void)
468{
469#ifdef CONFIG_SYS_FSL_ERRATUM_A008850
470 /* part 1 of 2 */
Ashish Kumar11234062017-08-11 11:09:14 +0530471 struct ccsr_cci400 __iomem *cci = (void *)(CONFIG_SYS_IMMR +
472 CONFIG_SYS_CCI400_OFFSET);
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800473 struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
474
York Sune6b871e2017-05-15 08:51:59 -0700475 /* Skip if running at lower exception level */
476 if (current_el() < 3)
477 return;
478
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800479 /* disables propagation of barrier transactions to DDRC from CCI400 */
480 out_le32(&cci->ctrl_ord, CCI400_CTRLORD_TERM_BARRIER);
481
482 /* disable the re-ordering in DDRC */
483 ddr_out32(&ddr->eor, DDR_EOR_RD_REOD_DIS | DDR_EOR_WD_REOD_DIS);
484#endif
485}
486
487void erratum_a008850_post(void)
488{
489#ifdef CONFIG_SYS_FSL_ERRATUM_A008850
490 /* part 2 of 2 */
Ashish Kumar11234062017-08-11 11:09:14 +0530491 struct ccsr_cci400 __iomem *cci = (void *)(CONFIG_SYS_IMMR +
492 CONFIG_SYS_CCI400_OFFSET);
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800493 struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
494 u32 tmp;
495
York Sune6b871e2017-05-15 08:51:59 -0700496 /* Skip if running at lower exception level */
497 if (current_el() < 3)
498 return;
499
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800500 /* enable propagation of barrier transactions to DDRC from CCI400 */
501 out_le32(&cci->ctrl_ord, CCI400_CTRLORD_EN_BARRIER);
502
503 /* enable the re-ordering in DDRC */
504 tmp = ddr_in32(&ddr->eor);
505 tmp &= ~(DDR_EOR_RD_REOD_DIS | DDR_EOR_WD_REOD_DIS);
506 ddr_out32(&ddr->eor, tmp);
507#endif
508}
Hou Zhiqiang4b23ca82016-08-02 19:03:27 +0800509
510#ifdef CONFIG_SYS_FSL_ERRATUM_A010315
511void erratum_a010315(void)
512{
513 int i;
514
515 for (i = PCIE1; i <= PCIE4; i++)
516 if (!is_serdes_configured(i)) {
517 debug("PCIe%d: disabled all R/W permission!\n", i);
518 set_pcie_ns_access(i, 0);
519 }
520}
521#endif
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800522
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800523static void erratum_a010539(void)
524{
525#if defined(CONFIG_SYS_FSL_ERRATUM_A010539) && defined(CONFIG_QSPI_BOOT)
526 struct ccsr_gur __iomem *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
527 u32 porsr1;
528
529 porsr1 = in_be32(&gur->porsr1);
530 porsr1 &= ~FSL_CHASSIS2_CCSR_PORSR1_RCW_MASK;
531 out_be32((void *)(CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_PORCR1),
532 porsr1);
Hou Zhiqiang653793a2018-04-25 14:25:42 +0800533 out_be32((void *)(CONFIG_SYS_FSL_SCFG_ADDR + 0x1a8), 0xffffffff);
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800534#endif
535}
536
Hou Zhiqiang4ad59992016-12-09 16:09:00 +0800537/* Get VDD in the unit mV from voltage ID */
538int get_core_volt_from_fuse(void)
539{
540 struct ccsr_gur *gur = (void *)(CONFIG_SYS_FSL_GUTS_ADDR);
541 int vdd;
542 u32 fusesr;
543 u8 vid;
544
545 fusesr = in_be32(&gur->dcfg_fusesr);
546 debug("%s: fusesr = 0x%x\n", __func__, fusesr);
547 vid = (fusesr >> FSL_CHASSIS2_DCFG_FUSESR_ALTVID_SHIFT) &
548 FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK;
549 if ((vid == 0) || (vid == FSL_CHASSIS2_DCFG_FUSESR_ALTVID_MASK)) {
550 vid = (fusesr >> FSL_CHASSIS2_DCFG_FUSESR_VID_SHIFT) &
551 FSL_CHASSIS2_DCFG_FUSESR_VID_MASK;
552 }
553 debug("%s: VID = 0x%x\n", __func__, vid);
554 switch (vid) {
555 case 0x00: /* VID isn't supported */
556 vdd = -EINVAL;
557 debug("%s: The VID feature is not supported\n", __func__);
558 break;
559 case 0x08: /* 0.9V silicon */
560 vdd = 900;
561 break;
562 case 0x10: /* 1.0V silicon */
563 vdd = 1000;
564 break;
565 default: /* Other core voltage */
566 vdd = -EINVAL;
567 printf("%s: The VID(%x) isn't supported\n", __func__, vid);
568 break;
569 }
570 debug("%s: The required minimum volt of CORE is %dmV\n", __func__, vdd);
571
572 return vdd;
573}
574
575__weak int board_switch_core_volt(u32 vdd)
576{
577 return 0;
578}
579
580static int setup_core_volt(u32 vdd)
581{
582 return board_setup_core_volt(vdd);
583}
584
585#ifdef CONFIG_SYS_FSL_DDR
586static void ddr_enable_0v9_volt(bool en)
587{
588 struct ccsr_ddr __iomem *ddr = (void *)CONFIG_SYS_FSL_DDR_ADDR;
589 u32 tmp;
590
591 tmp = ddr_in32(&ddr->ddr_cdr1);
592
593 if (en)
594 tmp |= DDR_CDR1_V0PT9_EN;
595 else
596 tmp &= ~DDR_CDR1_V0PT9_EN;
597
598 ddr_out32(&ddr->ddr_cdr1, tmp);
599}
600#endif
601
602int setup_chip_volt(void)
603{
604 int vdd;
605
606 vdd = get_core_volt_from_fuse();
607 /* Nothing to do for silicons doesn't support VID */
608 if (vdd < 0)
609 return vdd;
610
611 if (setup_core_volt(vdd))
612 printf("%s: Switch core VDD to %dmV failed\n", __func__, vdd);
613#ifdef CONFIG_SYS_HAS_SERDES
614 if (setup_serdes_volt(vdd))
615 printf("%s: Switch SVDD to %dmV failed\n", __func__, vdd);
616#endif
617
618#ifdef CONFIG_SYS_FSL_DDR
619 if (vdd == 900)
620 ddr_enable_0v9_volt(true);
621#endif
622
623 return 0;
624}
625
Calvin Johnson6d6ef012018-03-08 15:30:33 +0530626#ifdef CONFIG_FSL_PFE
627void init_pfe_scfg_dcfg_regs(void)
628{
629 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
630 u32 ecccr2;
631
632 out_be32(&scfg->pfeasbcr,
633 in_be32(&scfg->pfeasbcr) | SCFG_PFEASBCR_AWCACHE0);
634 out_be32(&scfg->pfebsbcr,
635 in_be32(&scfg->pfebsbcr) | SCFG_PFEASBCR_AWCACHE0);
636
637 /* CCI-400 QoS settings for PFE */
638 out_be32(&scfg->wr_qos1, (unsigned int)(SCFG_WR_QOS1_PFE1_QOS
639 | SCFG_WR_QOS1_PFE2_QOS));
640 out_be32(&scfg->rd_qos1, (unsigned int)(SCFG_RD_QOS1_PFE1_QOS
641 | SCFG_RD_QOS1_PFE2_QOS));
642
643 ecccr2 = in_be32(CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_ECCCR2);
644 out_be32((void *)CONFIG_SYS_DCSR_DCFG_ADDR + DCFG_DCSR_ECCCR2,
645 ecccr2 | (unsigned int)DISABLE_PFE_ECC);
646}
647#endif
648
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800649void fsl_lsch2_early_init_f(void)
650{
Ashish Kumar11234062017-08-11 11:09:14 +0530651 struct ccsr_cci400 *cci = (struct ccsr_cci400 *)(CONFIG_SYS_IMMR +
652 CONFIG_SYS_CCI400_OFFSET);
Aneesh Bansal13d984d2015-12-08 13:54:27 +0530653 struct ccsr_scfg *scfg = (struct ccsr_scfg *)CONFIG_SYS_FSL_SCFG_ADDR;
Pankit Garg41bde722019-05-29 12:12:36 +0000654#if defined(CONFIG_FSL_QSPI) && defined(CONFIG_TFABOOT)
655 enum boot_src src;
656#endif
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800657
Hou Zhiqiang5ac9a5c2016-08-02 19:03:23 +0800658#ifdef CONFIG_LAYERSCAPE_NS_ACCESS
659 enable_layerscape_ns_access();
660#endif
661
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800662#ifdef CONFIG_FSL_IFC
663 init_early_memctl_regs(); /* tighten IFC timing */
664#endif
665
Pankit Garg41bde722019-05-29 12:12:36 +0000666#if defined(CONFIG_FSL_QSPI) && defined(CONFIG_TFABOOT)
667 src = get_boot_src();
668 if (src != BOOT_SOURCE_QSPI_NOR)
669 out_be32(&scfg->qspi_cfg, SCFG_QSPI_CLKSEL);
670#else
Qianyu Gong5ab2d0a2016-03-16 18:01:52 +0800671#if defined(CONFIG_FSL_QSPI) && !defined(CONFIG_QSPI_BOOT)
Gong Qianyu760df892016-01-25 15:16:06 +0800672 out_be32(&scfg->qspi_cfg, SCFG_QSPI_CLKSEL);
673#endif
Pankit Garg41bde722019-05-29 12:12:36 +0000674#endif
Aneesh Bansal13d984d2015-12-08 13:54:27 +0530675 /* Make SEC reads and writes snoopable */
Ran Wangc75026e2019-09-20 17:34:29 +0800676#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
677 setbits_be32(&scfg->snpcnfgcr, SCFG_SNPCNFGCR_SECRDSNP |
678 SCFG_SNPCNFGCR_SECWRSNP | SCFG_SNPCNFGCR_USB1RDSNP |
679 SCFG_SNPCNFGCR_USB1WRSNP | SCFG_SNPCNFGCR_USB2RDSNP |
680 SCFG_SNPCNFGCR_USB2WRSNP | SCFG_SNPCNFGCR_USB3RDSNP |
681 SCFG_SNPCNFGCR_USB3WRSNP | SCFG_SNPCNFGCR_SATARDSNP |
682 SCFG_SNPCNFGCR_SATAWRSNP);
Ran Wanga7576692019-12-26 18:11:17 +0800683#elif defined(CONFIG_ARCH_LS1012A)
684 setbits_be32(&scfg->snpcnfgcr, SCFG_SNPCNFGCR_SECRDSNP |
685 SCFG_SNPCNFGCR_SECWRSNP | SCFG_SNPCNFGCR_USB1RDSNP |
686 SCFG_SNPCNFGCR_USB1WRSNP | SCFG_SNPCNFGCR_SATARDSNP |
687 SCFG_SNPCNFGCR_SATAWRSNP);
Ran Wangc75026e2019-09-20 17:34:29 +0800688#else
Aneesh Bansal13d984d2015-12-08 13:54:27 +0530689 setbits_be32(&scfg->snpcnfgcr, SCFG_SNPCNFGCR_SECRDSNP |
Tang Yuantian2945ae02016-08-08 15:07:20 +0800690 SCFG_SNPCNFGCR_SECWRSNP |
691 SCFG_SNPCNFGCR_SATARDSNP |
692 SCFG_SNPCNFGCR_SATAWRSNP);
Ran Wangc75026e2019-09-20 17:34:29 +0800693#endif
Aneesh Bansal13d984d2015-12-08 13:54:27 +0530694
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800695 /*
696 * Enable snoop requests and DVM message requests for
697 * Slave insterface S4 (A53 core cluster)
698 */
York Sune6b871e2017-05-15 08:51:59 -0700699 if (current_el() == 3) {
700 out_le32(&cci->slave[4].snoop_ctrl,
701 CCI400_DVM_MESSAGE_REQ_EN | CCI400_SNOOP_REQ_EN);
702 }
Mingkai Hu8beb0752015-12-07 16:58:54 +0800703
Ran Wang4e7cdcf2018-08-10 15:00:00 +0800704 /*
705 * Program Central Security Unit (CSU) to grant access
706 * permission for USB 2.0 controller
707 */
708#if defined(CONFIG_ARCH_LS1012A) && defined(CONFIG_USB_EHCI_FSL)
709 if (current_el() == 3)
710 set_devices_ns_access(CSU_CSLX_USB_2, CSU_ALL_RW);
711#endif
Mingkai Hu8beb0752015-12-07 16:58:54 +0800712 /* Erratum */
Shengzhou Liuddf060b2016-04-07 16:22:21 +0800713 erratum_a008850_early(); /* part 1 of 2 */
Mingkai Hu172081c2016-02-02 11:28:03 +0800714 erratum_a009660();
Hou Zhiqiangc06b30a2016-09-29 12:42:44 +0800715 erratum_a010539();
Ran Wangb358b7b2017-09-04 18:46:48 +0800716 erratum_a009008();
Ran Wang9e8fabc2017-09-04 18:46:49 +0800717 erratum_a009798();
Ran Wange64f7472017-09-04 18:46:50 +0800718 erratum_a008997();
Ran Wang3ba69482017-09-04 18:46:51 +0800719 erratum_a009007();
Laurentiu Tudor512d13e2018-08-09 15:19:46 +0300720
Laurentiu Tudor22012d52018-08-27 17:33:59 +0300721#if defined(CONFIG_ARCH_LS1043A) || defined(CONFIG_ARCH_LS1046A)
Laurentiu Tudor512d13e2018-08-09 15:19:46 +0300722 set_icids();
723#endif
Mingkai Hue4e93ea2015-10-26 19:47:51 +0800724}
Mingkai Hu0e58b512015-10-26 19:47:50 +0800725#endif
Scott Wood8e728cd2015-03-24 13:25:02 -0700726
Kuldeep Singh34aafb02019-11-21 17:15:17 +0530727#ifdef CONFIG_FSPI_AHB_EN_4BYTE
728int fspi_ahb_init(void)
729{
730 /* Enable 4bytes address support and fast read */
731 u32 *fspi_lut, lut_key, *fspi_key;
732
733 fspi_key = (void *)SYS_NXP_FSPI_ADDR + SYS_NXP_FSPI_LUTKEY_BASE_ADDR;
734 fspi_lut = (void *)SYS_NXP_FSPI_ADDR + SYS_NXP_FSPI_LUT_BASE_ADDR;
735
736 lut_key = in_be32(fspi_key);
737
738 if (lut_key == SYS_NXP_FSPI_LUTKEY) {
739 /* That means the register is BE */
740 out_be32(fspi_key, SYS_NXP_FSPI_LUTKEY);
741 /* Unlock the lut table */
742 out_be32(fspi_key + 1, SYS_NXP_FSPI_LUTCR_UNLOCK);
743 /* Create READ LUT */
744 out_be32(fspi_lut, 0x0820040c);
745 out_be32(fspi_lut + 1, 0x24003008);
746 out_be32(fspi_lut + 2, 0x00000000);
747 /* Lock the lut table */
748 out_be32(fspi_key, SYS_NXP_FSPI_LUTKEY);
749 out_be32(fspi_key + 1, SYS_NXP_FSPI_LUTCR_LOCK);
750 } else {
751 /* That means the register is LE */
752 out_le32(fspi_key, SYS_NXP_FSPI_LUTKEY);
753 /* Unlock the lut table */
754 out_le32(fspi_key + 1, SYS_NXP_FSPI_LUTCR_UNLOCK);
755 /* Create READ LUT */
756 out_le32(fspi_lut, 0x0820040c);
757 out_le32(fspi_lut + 1, 0x24003008);
758 out_le32(fspi_lut + 2, 0x00000000);
759 /* Lock the lut table */
760 out_le32(fspi_key, SYS_NXP_FSPI_LUTKEY);
761 out_le32(fspi_key + 1, SYS_NXP_FSPI_LUTCR_LOCK);
762 }
763
764 return 0;
765}
766#endif
767
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800768#ifdef CONFIG_QSPI_AHB_INIT
769/* Enable 4bytes address support and fast read */
770int qspi_ahb_init(void)
771{
772 u32 *qspi_lut, lut_key, *qspi_key;
773
774 qspi_key = (void *)SYS_FSL_QSPI_ADDR + 0x300;
775 qspi_lut = (void *)SYS_FSL_QSPI_ADDR + 0x310;
776
777 lut_key = in_be32(qspi_key);
778
779 if (lut_key == 0x5af05af0) {
780 /* That means the register is BE */
781 out_be32(qspi_key, 0x5af05af0);
782 /* Unlock the lut table */
783 out_be32(qspi_key + 1, 0x00000002);
784 out_be32(qspi_lut, 0x0820040c);
785 out_be32(qspi_lut + 1, 0x1c080c08);
786 out_be32(qspi_lut + 2, 0x00002400);
787 /* Lock the lut table */
788 out_be32(qspi_key, 0x5af05af0);
789 out_be32(qspi_key + 1, 0x00000001);
790 } else {
791 /* That means the register is LE */
792 out_le32(qspi_key, 0x5af05af0);
793 /* Unlock the lut table */
794 out_le32(qspi_key + 1, 0x00000002);
795 out_le32(qspi_lut, 0x0820040c);
796 out_le32(qspi_lut + 1, 0x1c080c08);
797 out_le32(qspi_lut + 2, 0x00002400);
798 /* Lock the lut table */
799 out_le32(qspi_key, 0x5af05af0);
800 out_le32(qspi_key + 1, 0x00000001);
801 }
802
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000803 return 0;
804}
805#endif
806
807#ifdef CONFIG_TFABOOT
Rajesh Bhagat5b73c902018-12-27 04:37:49 +0000808#define MAX_BOOTCMD_SIZE 512
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000809
810int fsl_setenv_bootcmd(void)
811{
812 int ret;
813 enum boot_src src = get_boot_src();
814 char bootcmd_str[MAX_BOOTCMD_SIZE];
815
816 switch (src) {
817#ifdef IFC_NOR_BOOTCOMMAND
818 case BOOT_SOURCE_IFC_NOR:
819 sprintf(bootcmd_str, IFC_NOR_BOOTCOMMAND);
820 break;
821#endif
822#ifdef QSPI_NOR_BOOTCOMMAND
823 case BOOT_SOURCE_QSPI_NOR:
824 sprintf(bootcmd_str, QSPI_NOR_BOOTCOMMAND);
825 break;
826#endif
827#ifdef XSPI_NOR_BOOTCOMMAND
828 case BOOT_SOURCE_XSPI_NOR:
829 sprintf(bootcmd_str, XSPI_NOR_BOOTCOMMAND);
830 break;
831#endif
832#ifdef IFC_NAND_BOOTCOMMAND
833 case BOOT_SOURCE_IFC_NAND:
834 sprintf(bootcmd_str, IFC_NAND_BOOTCOMMAND);
835 break;
836#endif
837#ifdef QSPI_NAND_BOOTCOMMAND
838 case BOOT_SOURCE_QSPI_NAND:
839 sprintf(bootcmd_str, QSPI_NAND_BOOTCOMMAND);
840 break;
841#endif
842#ifdef XSPI_NAND_BOOTCOMMAND
843 case BOOT_SOURCE_XSPI_NAND:
844 sprintf(bootcmd_str, XSPI_NAND_BOOTCOMMAND);
845 break;
846#endif
847#ifdef SD_BOOTCOMMAND
848 case BOOT_SOURCE_SD_MMC:
849 sprintf(bootcmd_str, SD_BOOTCOMMAND);
850 break;
851#endif
852#ifdef SD2_BOOTCOMMAND
853 case BOOT_SOURCE_SD_MMC2:
854 sprintf(bootcmd_str, SD2_BOOTCOMMAND);
855 break;
856#endif
857 default:
858#ifdef QSPI_NOR_BOOTCOMMAND
859 sprintf(bootcmd_str, QSPI_NOR_BOOTCOMMAND);
860#endif
861 break;
862 }
863
864 ret = env_set("bootcmd", bootcmd_str);
865 if (ret) {
866 printf("Failed to set bootcmd: ret = %d\n", ret);
867 return ret;
868 }
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800869 return 0;
870}
Pankit Garg82fcc462018-11-05 18:02:31 +0000871
872int fsl_setenv_mcinitcmd(void)
873{
874 int ret = 0;
875 enum boot_src src = get_boot_src();
876
877 switch (src) {
878#ifdef IFC_MC_INIT_CMD
879 case BOOT_SOURCE_IFC_NAND:
880 case BOOT_SOURCE_IFC_NOR:
881 ret = env_set("mcinitcmd", IFC_MC_INIT_CMD);
882 break;
883#endif
884#ifdef QSPI_MC_INIT_CMD
885 case BOOT_SOURCE_QSPI_NAND:
886 case BOOT_SOURCE_QSPI_NOR:
887 ret = env_set("mcinitcmd", QSPI_MC_INIT_CMD);
888 break;
889#endif
890#ifdef XSPI_MC_INIT_CMD
891 case BOOT_SOURCE_XSPI_NAND:
892 case BOOT_SOURCE_XSPI_NOR:
893 ret = env_set("mcinitcmd", XSPI_MC_INIT_CMD);
894 break;
895#endif
896#ifdef SD_MC_INIT_CMD
897 case BOOT_SOURCE_SD_MMC:
898 ret = env_set("mcinitcmd", SD_MC_INIT_CMD);
899 break;
900#endif
901#ifdef SD2_MC_INIT_CMD
902 case BOOT_SOURCE_SD_MMC2:
903 ret = env_set("mcinitcmd", SD2_MC_INIT_CMD);
904 break;
905#endif
906 default:
907#ifdef QSPI_MC_INIT_CMD
908 ret = env_set("mcinitcmd", QSPI_MC_INIT_CMD);
909#endif
910 break;
911 }
912
913 if (ret) {
914 printf("Failed to set mcinitcmd: ret = %d\n", ret);
915 return ret;
916 }
917 return 0;
918}
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800919#endif
920
Mingkai Hu0e58b512015-10-26 19:47:50 +0800921#ifdef CONFIG_BOARD_LATE_INIT
Michael Wallefc667ea2019-10-21 22:37:45 +0200922__weak int fsl_board_late_init(void)
923{
924 return 0;
925}
926
Ran Wangba7cd0f2020-08-05 15:07:27 +0800927#define DWC3_GSBUSCFG0 0xc100
928#define DWC3_GSBUSCFG0_CACHETYPE_SHIFT 16
929#define DWC3_GSBUSCFG0_CACHETYPE(n) (((n) & 0xffff) \
930 << DWC3_GSBUSCFG0_CACHETYPE_SHIFT)
931
Michael Walle32825142021-10-15 15:15:19 +0200932static void enable_dwc3_snooping(void)
Ran Wangba7cd0f2020-08-05 15:07:27 +0800933{
Michael Walle32825142021-10-15 15:15:19 +0200934 static const char * const compatibles[] = {
935 "fsl,layerscape-dwc3",
936 "fsl,ls1028a-dwc3",
937 };
Ran Wangba7cd0f2020-08-05 15:07:27 +0800938 fdt_addr_t dwc3_base;
Michael Walle32825142021-10-15 15:15:19 +0200939 ofnode node;
940 u32 val;
941 int i;
Ran Wangba7cd0f2020-08-05 15:07:27 +0800942
Michael Walle32825142021-10-15 15:15:19 +0200943 for (i = 0; i < ARRAY_SIZE(compatibles); i++) {
944 ofnode_for_each_compatible_node(node, compatibles[i]) {
945 dwc3_base = ofnode_get_addr(node);
946 if (dwc3_base == FDT_ADDR_T_NONE)
Ran Wangba7cd0f2020-08-05 15:07:27 +0800947 continue;
Michael Walle32825142021-10-15 15:15:19 +0200948
Ran Wangba7cd0f2020-08-05 15:07:27 +0800949 val = in_le32(dwc3_base + DWC3_GSBUSCFG0);
950 val &= ~DWC3_GSBUSCFG0_CACHETYPE(~0);
951 val |= DWC3_GSBUSCFG0_CACHETYPE(0x2222);
952 writel(val, dwc3_base + DWC3_GSBUSCFG0);
953 }
954 }
955}
956
Mingkai Hu0e58b512015-10-26 19:47:50 +0800957int board_late_init(void)
Scott Wood8e728cd2015-03-24 13:25:02 -0700958{
Aneesh Bansal39d5b3b2016-01-22 16:37:26 +0530959#ifdef CONFIG_CHAIN_OF_TRUST
960 fsl_setenv_chain_of_trust();
961#endif
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000962#ifdef CONFIG_TFABOOT
963 /*
Wasim Khan5f745142021-08-02 10:34:52 +0200964 * Set bootcmd and mcinitcmd if "fsl_bootcmd_mcinitcmd_set" does
965 * not exists in env
Rajesh Bhagat5b73c902018-12-27 04:37:49 +0000966 */
Wasim Khan5f745142021-08-02 10:34:52 +0200967 if (env_get_yesno("fsl_bootcmd_mcinitcmd_set") <= 0) {
968 // Set bootcmd and mcinitcmd as per boot source
Rajesh Bhagat5b73c902018-12-27 04:37:49 +0000969 fsl_setenv_bootcmd();
970 fsl_setenv_mcinitcmd();
Wasim Khan5f745142021-08-02 10:34:52 +0200971 env_set("fsl_bootcmd_mcinitcmd_set", "y");
972 }
Pankit Gargbdbf84f2018-11-05 18:01:52 +0000973#endif
Yuan Yao52ae4fd2016-12-01 10:13:52 +0800974#ifdef CONFIG_QSPI_AHB_INIT
975 qspi_ahb_init();
976#endif
Kuldeep Singh34aafb02019-11-21 17:15:17 +0530977#ifdef CONFIG_FSPI_AHB_EN_4BYTE
978 fspi_ahb_init();
979#endif
Tang Yuantian57894be2015-12-09 15:32:18 +0800980
Ran Wangba7cd0f2020-08-05 15:07:27 +0800981 if (IS_ENABLED(CONFIG_DM))
982 enable_dwc3_snooping();
983
Michael Wallefc667ea2019-10-21 22:37:45 +0200984 return fsl_board_late_init();
Scott Wood8e728cd2015-03-24 13:25:02 -0700985}
986#endif