blob: 75774d0ae450e638ef2fbdc0ebeaabd3e9586814 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sune12abcb2015-03-20 19:28:24 -07002/*
Yangbo Lubb32e682021-06-03 10:51:19 +08003 * Copyright 2017, 2019-2021 NXP
York Sune12abcb2015-03-20 19:28:24 -07004 * Copyright 2015 Freescale Semiconductor
York Sune12abcb2015-03-20 19:28:24 -07005 */
6
7#ifndef __LS2_RDB_H
8#define __LS2_RDB_H
9
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053010#include "ls2080a_common.h"
York Sune12abcb2015-03-20 19:28:24 -070011
Priyanka Jain7d05b992017-04-28 10:41:35 +053012#ifdef CONFIG_FSL_QSPI
Priyanka Jain75cd67f2017-04-27 15:08:07 +053013#ifdef CONFIG_TARGET_LS2081ARDB
14#define CONFIG_QIXIS_I2C_ACCESS
15#endif
Chuanhua Hane9f2f9a2019-07-22 16:36:42 +080016#endif
Priyanka Jain7d05b992017-04-28 10:41:35 +053017
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053018#define I2C_MUX_CH_VOL_MONITOR 0xa
19#define I2C_VOL_MONITOR_ADDR 0x38
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053020
Rai Harninder6aa1f3b2016-03-23 17:04:38 +053021/* step the IR regulator in 5mV increments */
22#define IR_VDD_STEP_DOWN 5
23#define IR_VDD_STEP_UP 5
24/* The lowest and highest voltage allowed for LS2080ARDB */
25#define VDD_MV_MIN 819
26#define VDD_MV_MAX 1212
27
Tom Rini8c70baa2021-12-14 13:36:40 -050028#define COUNTER_FREQUENCY_REAL (get_board_sys_clk()/4)
York Sune12abcb2015-03-20 19:28:24 -070029
York Sune12abcb2015-03-20 19:28:24 -070030#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
31#define SPD_EEPROM_ADDRESS1 0x51
32#define SPD_EEPROM_ADDRESS2 0x52
York Sunac192a92015-05-28 14:54:09 +053033#define SPD_EEPROM_ADDRESS3 0x53
34#define SPD_EEPROM_ADDRESS4 0x54
York Sune12abcb2015-03-20 19:28:24 -070035#define SPD_EEPROM_ADDRESS5 0x55
36#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
37#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
38#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053039#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sune12abcb2015-03-20 19:28:24 -070040#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053041#endif
York Sune12abcb2015-03-20 19:28:24 -070042
Tang Yuantian57894be2015-12-09 15:32:18 +080043/* SATA */
Tang Yuantian57894be2015-12-09 15:32:18 +080044
45#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
46#define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
47
Rajesh Bhagatd5691be2018-12-27 04:37:59 +000048#if !defined(CONFIG_FSL_QSPI) || defined(CONFIG_TFABOOT)
York Sune12abcb2015-03-20 19:28:24 -070049
50#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
51#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
52#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
53
54#define CONFIG_SYS_NOR0_CSPR \
55 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
56 CSPR_PORT_SIZE_16 | \
57 CSPR_MSEL_NOR | \
58 CSPR_V)
59#define CONFIG_SYS_NOR0_CSPR_EARLY \
60 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
61 CSPR_PORT_SIZE_16 | \
62 CSPR_MSEL_NOR | \
63 CSPR_V)
64#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
65#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
66 FTIM0_NOR_TEADC(0x5) | \
67 FTIM0_NOR_TEAHC(0x5))
68#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
69 FTIM1_NOR_TRAD_NOR(0x1a) |\
70 FTIM1_NOR_TSEQRAD_NOR(0x13))
71#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
72 FTIM2_NOR_TCH(0x4) | \
73 FTIM2_NOR_TWPH(0x0E) | \
74 FTIM2_NOR_TWP(0x1c))
75#define CONFIG_SYS_NOR_FTIM3 0x04000000
76#define CONFIG_SYS_IFC_CCR 0x01000000
77
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090078#ifdef CONFIG_MTD_NOR_FLASH
York Sune12abcb2015-03-20 19:28:24 -070079#define CONFIG_SYS_FLASH_QUIET_TEST
80#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
81
York Sune12abcb2015-03-20 19:28:24 -070082#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
83#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
84#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
85
86#define CONFIG_SYS_FLASH_EMPTY_INFO
87#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
88 CONFIG_SYS_FLASH_BASE + 0x40000000}
89#endif
90
York Sune12abcb2015-03-20 19:28:24 -070091#define CONFIG_SYS_NAND_MAX_ECCPOS 256
92#define CONFIG_SYS_NAND_MAX_OOBFREE 2
93
York Sune12abcb2015-03-20 19:28:24 -070094#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
95#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
96 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
97 | CSPR_MSEL_NAND /* MSEL = NAND */ \
98 | CSPR_V)
99#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
100
101#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
102 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
103 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
104 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
105 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
106 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
107 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
108
York Sune12abcb2015-03-20 19:28:24 -0700109/* ONFI NAND Flash mode0 Timing Params */
110#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
111 FTIM0_NAND_TWP(0x30) | \
112 FTIM0_NAND_TWCHT(0x0e) | \
113 FTIM0_NAND_TWH(0x14))
114#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
115 FTIM1_NAND_TWBE(0xab) | \
116 FTIM1_NAND_TRR(0x1c) | \
117 FTIM1_NAND_TRP(0x30))
118#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
119 FTIM2_NAND_TREH(0x14) | \
120 FTIM2_NAND_TWHRE(0x3c))
121#define CONFIG_SYS_NAND_FTIM3 0x0
122
123#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
124#define CONFIG_SYS_MAX_NAND_DEVICE 1
125#define CONFIG_MTD_NAND_VERIFY_WRITE
York Sune12abcb2015-03-20 19:28:24 -0700126
York Sune12abcb2015-03-20 19:28:24 -0700127#define CONFIG_FSL_QIXIS /* use common QIXIS code */
128#define QIXIS_LBMAP_SWITCH 0x06
129#define QIXIS_LBMAP_MASK 0x0f
130#define QIXIS_LBMAP_SHIFT 0
131#define QIXIS_LBMAP_DFLTBANK 0x00
132#define QIXIS_LBMAP_ALTBANK 0x04
Scott Wood212b8d82015-03-24 13:25:03 -0700133#define QIXIS_LBMAP_NAND 0x09
York Sune12abcb2015-03-20 19:28:24 -0700134#define QIXIS_RST_CTL_RESET 0x31
135#define QIXIS_RST_CTL_RESET_EN 0x30
136#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
137#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
138#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Wood212b8d82015-03-24 13:25:03 -0700139#define QIXIS_RCW_SRC_NAND 0x119
York Sune12abcb2015-03-20 19:28:24 -0700140#define QIXIS_RST_FORCE_MEM 0x01
141
142#define CONFIG_SYS_CSPR3_EXT (0x0)
143#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
144 | CSPR_PORT_SIZE_8 \
145 | CSPR_MSEL_GPCM \
146 | CSPR_V)
147#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
148 | CSPR_PORT_SIZE_8 \
149 | CSPR_MSEL_GPCM \
150 | CSPR_V)
151
152#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
153#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
154/* QIXIS Timing parameters for IFC CS3 */
155#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
156 FTIM0_GPCM_TEADC(0x0e) | \
157 FTIM0_GPCM_TEAHC(0x0e))
158#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
159 FTIM1_GPCM_TRAD(0x3f))
160#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
161 FTIM2_GPCM_TCH(0xf) | \
162 FTIM2_GPCM_TWP(0x3E))
163#define CONFIG_SYS_CS3_FTIM3 0x0
164
Miquel Raynald0935362019-10-03 19:50:03 +0200165#if defined(CONFIG_SPL) && defined(CONFIG_MTD_RAW_NAND)
Scott Wood212b8d82015-03-24 13:25:03 -0700166#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
167#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY
168#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR
169#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
170#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
171#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
172#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
173#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
174#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
175#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
176#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
177#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
178#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
179#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
180#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
181#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
182#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
183
Scott Wood212b8d82015-03-24 13:25:03 -0700184#define CONFIG_SPL_PAD_TO 0x80000
Scott Wood212b8d82015-03-24 13:25:03 -0700185#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
186#else
York Sune12abcb2015-03-20 19:28:24 -0700187#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
188#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
189#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
190#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
191#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
192#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
193#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
194#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
195#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
196#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
197#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
198#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
199#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
200#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
201#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
202#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
203#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000204#endif
Scott Wood212b8d82015-03-24 13:25:03 -0700205
York Sune12abcb2015-03-20 19:28:24 -0700206/* Debug Server firmware */
207#define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
208#define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
Priyanka Jain7d05b992017-04-28 10:41:35 +0530209#endif
York Sune12abcb2015-03-20 19:28:24 -0700210#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
211
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530212#ifdef CONFIG_TARGET_LS2081ARDB
213#define CONFIG_FSL_QIXIS /* use common QIXIS code */
214#define QIXIS_QMAP_MASK 0x07
215#define QIXIS_QMAP_SHIFT 5
216#define QIXIS_LBMAP_DFLTBANK 0x00
217#define QIXIS_LBMAP_QSPI 0x00
218#define QIXIS_RCW_SRC_QSPI 0x62
219#define QIXIS_LBMAP_ALTBANK 0x20
220#define QIXIS_RST_CTL_RESET 0x31
221#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
222#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
223#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
224#define QIXIS_LBMAP_MASK 0x0f
225#define QIXIS_RST_CTL_RESET_EN 0x30
226#endif
227
York Sune12abcb2015-03-20 19:28:24 -0700228/*
229 * I2C
230 */
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530231#ifdef CONFIG_TARGET_LS2081ARDB
232#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
233#endif
Prabhakar Kushwahad561e2d2015-05-28 14:54:01 +0530234#define I2C_MUX_PCA_ADDR 0x75
235#define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
York Sune12abcb2015-03-20 19:28:24 -0700236
237/* I2C bus multiplexer */
238#define I2C_MUX_CH_DEFAULT 0x8
239
Haikun Wang7e3180d2015-07-03 16:51:35 +0800240/* SPI */
Haikun Wang7e3180d2015-07-03 16:51:35 +0800241
York Sune12abcb2015-03-20 19:28:24 -0700242/*
243 * RTC configuration
244 */
245#define RTC
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530246#ifdef CONFIG_TARGET_LS2081ARDB
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530247#define CONFIG_SYS_I2C_RTC_ADDR 0x51
248#else
York Sune12abcb2015-03-20 19:28:24 -0700249#define CONFIG_RTC_DS3231 1
250#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain75cd67f2017-04-27 15:08:07 +0530251#endif
York Sune12abcb2015-03-20 19:28:24 -0700252
253/* EEPROM */
York Sune12abcb2015-03-20 19:28:24 -0700254#define CONFIG_SYS_I2C_EEPROM_NXID
255#define CONFIG_SYS_EEPROM_BUS_NUM 0
York Sune12abcb2015-03-20 19:28:24 -0700256
York Sune12abcb2015-03-20 19:28:24 -0700257#define CONFIG_FSL_MEMAC
York Sune12abcb2015-03-20 19:28:24 -0700258
259#ifdef CONFIG_PCI
York Sune12abcb2015-03-20 19:28:24 -0700260#define CONFIG_PCI_SCAN_SHOW
York Sune12abcb2015-03-20 19:28:24 -0700261#endif
262
Alexander Graf39e4f242016-11-17 01:03:02 +0100263#define BOOT_TARGET_DEVICES(func) \
264 func(USB, usb, 0) \
265 func(MMC, mmc, 0) \
Mian Yousaf Kaukabcedf23f2019-01-29 16:38:34 +0100266 func(SCSI, scsi, 0) \
267 func(DHCP, dhcp, na)
Alexander Graf39e4f242016-11-17 01:03:02 +0100268#include <config_distro_bootcmd.h>
269
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000270#ifdef CONFIG_TFABOOT
Kuldeep Singh73129d22020-02-07 22:09:09 +0530271#define QSPI_MC_INIT_CMD \
272 "sf probe 0:0; " \
273 "sf read 0x80640000 0x640000 0x80000; " \
274 "env exists secureboot && " \
275 "esbc_validate 0x80640000 && " \
276 "esbc_validate 0x80680000; " \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530277 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh73129d22020-02-07 22:09:09 +0530278 "sf read 0x80e00000 0xe00000 0x100000; " \
279 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000280#define SD_MC_INIT_CMD \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530281 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
Wasim Khan01ae4352019-06-10 10:17:29 +0000282 "mmc read 0x80e00000 0x7000 0x800;" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000283 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000284 "mmc read 0x80640000 0x3200 0x20 && " \
285 "mmc read 0x80680000 0x3400 0x20 && " \
286 "esbc_validate 0x80640000 && " \
287 "esbc_validate 0x80680000 ;" \
Wasim Khan01ae4352019-06-10 10:17:29 +0000288 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000289#define IFC_MC_INIT_CMD \
290 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000291 "esbc_validate 0x580640000 && " \
292 "esbc_validate 0x580680000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000293 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
294#else
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530295#ifdef CONFIG_QSPI_BOOT
Kuldeep Singh73129d22020-02-07 22:09:09 +0530296#define MC_INIT_CMD \
297 "mcinitcmd=sf probe 0:0; " \
298 "sf read 0x80640000 0x640000 0x80000; " \
299 "env exists secureboot && " \
300 "esbc_validate 0x80640000 && " \
301 "esbc_validate 0x80680000; " \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530302 "sf read 0x80a00000 0xa00000 0x200000; " \
Kuldeep Singh73129d22020-02-07 22:09:09 +0530303 "sf read 0x80e00000 0xe00000 0x100000; " \
304 "fsl_mc start mc 0x80a00000 0x80e00000 \0"
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800305#elif defined(CONFIG_SD_BOOT)
306#define MC_INIT_CMD \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530307 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
308 "mmc read 0x80e00000 0x7000 0x800;" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800309 "env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000310 "mmc read 0x80640000 0x3200 0x20 && " \
311 "mmc read 0x80680000 0x3400 0x20 && " \
312 "esbc_validate 0x80640000 && " \
313 "esbc_validate 0x80680000 ;" \
Priyanka Jaind0f94bb2021-07-19 15:07:49 +0530314 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800315 "mcmemsize=0x70000000\0"
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530316#else
317#define MC_INIT_CMD \
318 "mcinitcmd=env exists secureboot && " \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000319 "esbc_validate 0x580640000 && " \
320 "esbc_validate 0x580680000; " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530321 "fsl_mc start mc 0x580a00000 0x580e00000 \0"
322#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000323#endif
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530324
York Sune12abcb2015-03-20 19:28:24 -0700325/* Initial environment variables */
326#undef CONFIG_EXTRA_ENV_SETTINGS
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000327#ifdef CONFIG_TFABOOT
328#define CONFIG_EXTRA_ENV_SETTINGS \
329 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
330 "ramdisk_addr=0x800000\0" \
331 "ramdisk_size=0x2000000\0" \
332 "fdt_high=0xa0000000\0" \
333 "initrd_high=0xffffffffffffffff\0" \
334 "fdt_addr=0x64f00000\0" \
335 "kernel_addr=0x581000000\0" \
336 "kernel_start=0x1000000\0" \
337 "kernelheader_start=0x800000\0" \
338 "scriptaddr=0x80000000\0" \
339 "scripthdraddr=0x80080000\0" \
340 "fdtheader_addr_r=0x80100000\0" \
341 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000342 "kernelheader_addr=0x580600000\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000343 "kernel_addr_r=0x81000000\0" \
344 "kernelheader_size=0x40000\0" \
345 "fdt_addr_r=0x90000000\0" \
346 "load_addr=0xa0000000\0" \
347 "kernel_size=0x2800000\0" \
348 "kernel_addr_sd=0x8000\0" \
349 "kernel_size_sd=0x14000\0" \
350 "console=ttyAMA0,38400n8\0" \
351 "mcmemsize=0x70000000\0" \
352 "sd_bootcmd=echo Trying load from SD ..;" \
353 "mmcinfo; mmc read $load_addr " \
354 "$kernel_addr_sd $kernel_size_sd && " \
355 "bootm $load_addr#$board\0" \
356 QSPI_MC_INIT_CMD \
357 BOOTENV \
358 "boot_scripts=ls2088ardb_boot.scr\0" \
359 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
360 "scan_dev_for_boot_part=" \
361 "part list ${devtype} ${devnum} devplist; " \
362 "env exists devplist || setenv devplist 1; " \
363 "for distro_bootpart in ${devplist}; do " \
364 "if fstype ${devtype} " \
365 "${devnum}:${distro_bootpart} " \
366 "bootfstype; then " \
367 "run scan_dev_for_boot; " \
368 "fi; " \
369 "done\0" \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000370 "boot_a_script=" \
371 "load ${devtype} ${devnum}:${distro_bootpart} " \
372 "${scriptaddr} ${prefix}${script}; " \
373 "env exists secureboot && load ${devtype} " \
374 "${devnum}:${distro_bootpart} " \
375 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
376 "&& esbc_validate ${scripthdraddr};" \
377 "source ${scriptaddr}\0" \
378 "qspi_bootcmd=echo Trying load from qspi..;" \
379 "sf probe && sf read $load_addr " \
380 "$kernel_start $kernel_size ; env exists secureboot &&" \
381 "sf read $kernelheader_addr_r $kernelheader_start " \
382 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
383 " bootm $load_addr#$board\0" \
384 "nor_bootcmd=echo Trying load from nor..;" \
385 "cp.b $kernel_addr $load_addr " \
386 "$kernel_size ; env exists secureboot && " \
387 "cp.b $kernelheader_addr $kernelheader_addr_r " \
388 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
389 "bootm $load_addr#$board\0"
390#else
York Sune12abcb2015-03-20 19:28:24 -0700391#define CONFIG_EXTRA_ENV_SETTINGS \
392 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
York Sune12abcb2015-03-20 19:28:24 -0700393 "ramdisk_addr=0x800000\0" \
394 "ramdisk_size=0x2000000\0" \
395 "fdt_high=0xa0000000\0" \
396 "initrd_high=0xffffffffffffffff\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800397 "fdt_addr=0x64f00000\0" \
Vinitha V Pillai9d97f502018-02-27 12:57:31 +0530398 "kernel_addr=0x581000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530399 "kernel_start=0x1000000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000400 "kernelheader_start=0x600000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800401 "scriptaddr=0x80000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530402 "scripthdraddr=0x80080000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800403 "fdtheader_addr_r=0x80100000\0" \
404 "kernelheader_addr_r=0x80200000\0" \
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000405 "kernelheader_addr=0x580600000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800406 "kernel_addr_r=0x81000000\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530407 "kernelheader_size=0x40000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800408 "fdt_addr_r=0x90000000\0" \
409 "load_addr=0xa0000000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530410 "kernel_size=0x2800000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800411 "kernel_addr_sd=0x8000\0" \
412 "kernel_size_sd=0x14000\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800413 "console=ttyAMA0,38400n8\0" \
Priyanka Jainabac14e2017-08-29 15:20:37 +0530414 "mcmemsize=0x70000000\0" \
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800415 "sd_bootcmd=echo Trying load from SD ..;" \
416 "mmcinfo; mmc read $load_addr " \
417 "$kernel_addr_sd $kernel_size_sd && " \
418 "bootm $load_addr#$board\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530419 MC_INIT_CMD \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800420 BOOTENV \
421 "boot_scripts=ls2088ardb_boot.scr\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530422 "boot_script_hdr=hdr_ls2088ardb_bs.out\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800423 "scan_dev_for_boot_part=" \
424 "part list ${devtype} ${devnum} devplist; " \
425 "env exists devplist || setenv devplist 1; " \
426 "for distro_bootpart in ${devplist}; do " \
427 "if fstype ${devtype} " \
428 "${devnum}:${distro_bootpart} " \
429 "bootfstype; then " \
430 "run scan_dev_for_boot; " \
431 "fi; " \
432 "done\0" \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530433 "boot_a_script=" \
434 "load ${devtype} ${devnum}:${distro_bootpart} " \
435 "${scriptaddr} ${prefix}${script}; " \
436 "env exists secureboot && load ${devtype} " \
437 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai25355ec2019-04-23 05:52:17 +0000438 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
439 "env exists secureboot " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530440 "&& esbc_validate ${scripthdraddr};" \
441 "source ${scriptaddr}\0" \
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800442 "qspi_bootcmd=echo Trying load from qspi..;" \
443 "sf probe && sf read $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530444 "$kernel_start $kernel_size ; env exists secureboot &&" \
445 "sf read $kernelheader_addr_r $kernelheader_start " \
446 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Zhang Ying-22455876c7fe2017-06-05 11:07:18 +0800447 " bootm $load_addr#$board\0" \
448 "nor_bootcmd=echo Trying load from nor..;" \
449 "cp.b $kernel_addr $load_addr " \
VINITHA PILLAI6c98ff82017-06-12 09:43:45 +0530450 "$kernel_size ; env exists secureboot && " \
451 "cp.b $kernelheader_addr $kernelheader_addr_r " \
452 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
453 "bootm $load_addr#$board\0"
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000454#endif
455
456#ifdef CONFIG_TFABOOT
457#define QSPI_NOR_BOOTCOMMAND \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530458 "sf probe 0:0; " \
459 "sf read 0x806c0000 0x6c0000 0x40000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000460 "env exists mcinitcmd && env exists secureboot "\
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530461 "&& esbc_validate 0x806c0000; " \
462 "sf read 0x80d00000 0xd00000 0x100000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000463 "env exists mcinitcmd && " \
Kuldeep Singh95018ef2020-02-07 22:15:18 +0530464 "fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000465 "run distro_bootcmd;run qspi_bootcmd; " \
466 "env exists secureboot && esbc_halt;"
467
468/* Try to boot an on-SD kernel first, then do normal distro boot */
469#define SD_BOOTCOMMAND \
470 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000471 "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000472 "&& esbc_validate $load_addr; " \
473 "env exists mcinitcmd && run mcinitcmd " \
Wasim Khan01ae4352019-06-10 10:17:29 +0000474 "&& mmc read 0x80d00000 0x6800 0x800 " \
475 "&& fsl_mc lazyapply dpl 0x80d00000; " \
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000476 "run distro_bootcmd;run sd_bootcmd; " \
477 "env exists secureboot && esbc_halt;"
Prabhakar Kushwahaf4392592015-08-02 09:11:44 +0530478
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000479/* Try to boot an on-NOR kernel first, then do normal distro boot */
480#define IFC_NOR_BOOTCOMMAND \
481 "env exists mcinitcmd && env exists secureboot "\
Priyanka Singh7cef8b62020-01-22 10:32:38 +0000482 "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000483 "&& fsl_mc lazyapply dpl 0x580d00000;" \
484 "run distro_bootcmd;run nor_bootcmd; " \
485 "env exists secureboot && esbc_halt;"
486#else
York Sune12abcb2015-03-20 19:28:24 -0700487#ifdef CONFIG_QSPI_BOOT
Priyanka Jain7d05b992017-04-28 10:41:35 +0530488/* Try to boot an on-QSPI kernel first, then do normal distro boot */
Shengzhou Liu184d7ca2017-11-09 17:57:58 +0800489#elif defined(CONFIG_SD_BOOT)
490/* Try to boot an on-SD kernel first, then do normal distro boot */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530491#else
Alexander Graf39e4f242016-11-17 01:03:02 +0100492/* Try to boot an on-NOR kernel first, then do normal distro boot */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530493#endif
Rajesh Bhagatd5691be2018-12-27 04:37:59 +0000494#endif
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530495
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530496/* MAC/PHY configuration */
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530497#define CORTINA_PHY_ADDR1 0x10
498#define CORTINA_PHY_ADDR2 0x11
499#define CORTINA_PHY_ADDR3 0x12
500#define CORTINA_PHY_ADDR4 0x13
501#define AQ_PHY_ADDR1 0x00
502#define AQ_PHY_ADDR2 0x01
503#define AQ_PHY_ADDR3 0x02
504#define AQ_PHY_ADDR4 0x03
Shaohui Xie8c7ce822016-01-28 15:38:15 +0800505#define AQR405_IRQ_MASK 0x36
Prabhakar Kushwahab0b41892015-05-28 14:53:54 +0530506
Saksham Jainc0c38d22016-03-23 16:24:35 +0530507#include <asm/fsl_secure_boot.h>
508
York Sune12abcb2015-03-20 19:28:24 -0700509#endif /* __LS2_RDB_H */