blob: 4c16d22959ce66e1014f8925ffae2860bb5d27d8 [file] [log] [blame]
wdenk21136db2003-07-16 21:53:01 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
wdenk21136db2003-07-16 21:53:01 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
wdenkbe9c1cb2004-02-24 02:00:03 +000032#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
wdenk21136db2003-07-16 21:53:01 +000033#define CONFIG_ICECUBE 1 /* ... on IceCube board */
34
wdenk236d3fc2003-12-20 22:45:10 +000035#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk21136db2003-07-16 21:53:01 +000036
37#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
38#define BOOTFLAG_WARM 0x02 /* Software reboot */
39
wdenk21136db2003-07-16 21:53:01 +000040/*
41 * Serial console configuration
42 */
43#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
44#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
45#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
46
wdenk02379022003-08-05 18:22:44 +000047
48#ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
49/*
50 * PCI Mapping:
51 * 0x40000000 - 0x4fffffff - PCI Memory
52 * 0x50000000 - 0x50ffffff - PCI IO Space
53 */
Rafal Jaworowski0b892e82006-03-29 13:17:09 +020054#define CONFIG_PCI
55
56#if defined(CONFIG_PCI)
wdenk02379022003-08-05 18:22:44 +000057#define CONFIG_PCI_PNP 1
58#define CONFIG_PCI_SCAN_SHOW 1
59
60#define CONFIG_PCI_MEM_BUS 0x40000000
61#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
62#define CONFIG_PCI_MEM_SIZE 0x10000000
63
64#define CONFIG_PCI_IO_BUS 0x50000000
65#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
66#define CONFIG_PCI_IO_SIZE 0x01000000
Rafal Jaworowski0b892e82006-03-29 13:17:09 +020067#endif
wdenk02379022003-08-05 18:22:44 +000068
wdenk391b5742004-10-10 23:27:33 +000069#define CFG_XLB_PIPELINING 1
70
wdenk02379022003-08-05 18:22:44 +000071#define CONFIG_NET_MULTI 1
Marian Balakowiczaab8c492005-10-28 22:30:33 +020072#define CONFIG_MII 1
wdenk02379022003-08-05 18:22:44 +000073#define CONFIG_EEPRO100 1
74#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkf6a6ac12003-09-17 15:10:32 +000075#define CONFIG_NS8382X 1
wdenk02379022003-08-05 18:22:44 +000076
Jon Loeligerf5709d12007-07-10 09:02:57 -050077#else
Marian Balakowiczaab8c492005-10-28 22:30:33 +020078#define CONFIG_MII 1
wdenk02379022003-08-05 18:22:44 +000079#endif
80
wdenk6ea1cf02004-02-27 08:20:54 +000081/* Partitions */
82#define CONFIG_MAC_PARTITION
83#define CONFIG_DOS_PARTITION
wdenke2d6d742004-09-28 20:34:50 +000084#define CONFIG_ISO_PARTITION
wdenk6ea1cf02004-02-27 08:20:54 +000085
wdenk5f495752004-02-26 23:46:20 +000086/* USB */
Markus Klotzbuecherd209de62006-11-27 11:46:46 +010087#define CONFIG_USB_OHCI_NEW
wdenk5f495752004-02-26 23:46:20 +000088#define CONFIG_USB_STORAGE
Markus Klotzbuecher6666cbd2007-06-06 11:49:43 +020089#define CFG_OHCI_BE_CONTROLLER
Markus Klotzbuecherd209de62006-11-27 11:46:46 +010090#undef CFG_USB_OHCI_BOARD_INIT
Markus Klotzbuecher6666cbd2007-06-06 11:49:43 +020091#define CFG_USB_OHCI_CPU_INIT 1
Markus Klotzbuecherd209de62006-11-27 11:46:46 +010092#define CFG_USB_OHCI_REGS_BASE MPC5XXX_USB
93#define CFG_USB_OHCI_SLOT_NAME "mpc5200"
94#define CFG_USB_OHCI_MAX_ROOT_PORTS 15
95
wdenk8d5d28a2005-04-02 22:37:54 +000096#define CONFIG_TIMESTAMP /* Print image info with timestamp */
97
Jon Loeligerb1840de2007-07-08 13:46:18 -050098
wdenk21136db2003-07-16 21:53:01 +000099/*
Jon Loeligerf5709d12007-07-10 09:02:57 -0500100 * BOOTP options
101 */
102#define CONFIG_BOOTP_BOOTFILESIZE
103#define CONFIG_BOOTP_BOOTPATH
104#define CONFIG_BOOTP_GATEWAY
105#define CONFIG_BOOTP_HOSTNAME
106
107
wdenk21136db2003-07-16 21:53:01 +0000108/*
Jon Loeligerb1840de2007-07-08 13:46:18 -0500109 * Command line configuration.
wdenk21136db2003-07-16 21:53:01 +0000110 */
Jon Loeligerb1840de2007-07-08 13:46:18 -0500111#include <config_cmd_default.h>
wdenk21136db2003-07-16 21:53:01 +0000112
Jon Loeligerb1840de2007-07-08 13:46:18 -0500113#define CONFIG_CMD_EEPROM
114#define CONFIG_CMD_FAT
115#define CONFIG_CMD_I2C
116#define CONFIG_CMD_IDE
117#define CONFIG_CMD_NFS
118#define CONFIG_CMD_SNTP
Jon Loeligerf5709d12007-07-10 09:02:57 -0500119#define CONFIG_CMD_USB
120
121#if defined(CONFIG_PCI)
122#define CONFIG_CMD_PCI
123#endif
wdenk21136db2003-07-16 21:53:01 +0000124
wdenk21136db2003-07-16 21:53:01 +0000125
wdenk4b16c2e2003-11-07 13:42:26 +0000126#if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
127# define CFG_LOWBOOT 1
128# define CFG_LOWBOOT16 1
129#endif
130#if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100131#if defined(CONFIG_LITE5200B)
132# error CFG_LOWBOOT08 is incompatible with the Lite5200B
133#else
wdenk4b16c2e2003-11-07 13:42:26 +0000134# define CFG_LOWBOOT 1
135# define CFG_LOWBOOT08 1
136#endif
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100137#endif
wdenk4b16c2e2003-11-07 13:42:26 +0000138
wdenk21136db2003-07-16 21:53:01 +0000139/*
140 * Autobooting
141 */
142#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk4b16c2e2003-11-07 13:42:26 +0000143
144#define CONFIG_PREBOOT "echo;" \
145 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
146 "echo"
147
148#undef CONFIG_BOOTARGS
149
150#define CONFIG_EXTRA_ENV_SETTINGS \
151 "netdev=eth0\0" \
152 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100153 "nfsroot=${serverip}:${rootpath}\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000154 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100155 "addip=setenv bootargs ${bootargs} " \
156 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
157 ":${hostname}:${netdev}:off panic=1\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000158 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100159 "bootm ${kernel_addr}\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000160 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100161 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
162 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000163 "rootpath=/opt/eldk/ppc_82xx\0" \
164 "bootfile=/tftpboot/MPC5200/uImage\0" \
165 ""
166
167#define CONFIG_BOOTCOMMAND "run flash_self"
wdenk21136db2003-07-16 21:53:01 +0000168
wdenk6e2bf7a2003-09-16 11:39:10 +0000169#if defined(CONFIG_MPC5200)
170/*
171 * IPB Bus clocking configuration.
172 */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100173#if defined(CONFIG_LITE5200B)
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200174#define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100175#else
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200176#undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk6e2bf7a2003-09-16 11:39:10 +0000177#endif
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100178#endif /* CONFIG_MPC5200 */
Stefan Roesefb347872006-11-28 17:55:49 +0100179
180/* pass open firmware flat tree */
Grant Likely8d1e6e72007-09-06 09:46:23 -0600181#define CONFIG_OF_LIBFDT 1
Stefan Roesefb347872006-11-28 17:55:49 +0100182#define CONFIG_OF_BOARD_SETUP 1
183
Stefan Roesefb347872006-11-28 17:55:49 +0100184#define OF_CPU "PowerPC,5200@0"
185#define OF_SOC "soc5200@f0000000"
Domen Puncer4f9e4fd2007-04-20 11:13:16 +0200186#define OF_TBCLK (bd->bi_busfreq / 4)
Stefan Roesefb347872006-11-28 17:55:49 +0100187#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
188
wdenk21136db2003-07-16 21:53:01 +0000189/*
190 * I2C configuration
191 */
wdenk25521902003-09-13 19:01:12 +0000192#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
dzu62177922003-09-30 14:08:43 +0000193#define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
194
195#define CFG_I2C_SPEED 100000 /* 100 kHz */
wdenk25521902003-09-13 19:01:12 +0000196#define CFG_I2C_SLAVE 0x7F
197
198/*
199 * EEPROM configuration
200 */
201#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
202#define CFG_I2C_EEPROM_ADDR_LEN 1
203#define CFG_EEPROM_PAGE_WRITE_BITS 3
dzu62177922003-09-30 14:08:43 +0000204#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
wdenk21136db2003-07-16 21:53:01 +0000205
206/*
207 * Flash configuration
208 */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100209#if defined(CONFIG_LITE5200B)
210#define CFG_FLASH_BASE 0xFE000000
211#define CFG_FLASH_SIZE 0x01000000
212#if !defined(CFG_LOWBOOT)
213#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01760000 + 0x00800000)
214#else /* CFG_LOWBOOT */
215#if defined(CFG_LOWBOOT08)
216# error CFG_LOWBOOT08 is incompatible with the Lite5200B
217#endif
218#if defined(CFG_LOWBOOT16)
219#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01060000)
220#endif
221#endif /* CFG_LOWBOOT */
222#else /* !CONFIG_LITE5200B (IceCube)*/
wdenke55402c2004-03-14 16:51:43 +0000223#define CFG_FLASH_BASE 0xFF000000
wdenkeb20ad32003-09-05 23:19:14 +0000224#define CFG_FLASH_SIZE 0x01000000
wdenk4b16c2e2003-11-07 13:42:26 +0000225#if !defined(CFG_LOWBOOT)
wdenke55402c2004-03-14 16:51:43 +0000226#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00740000 + 0x00800000)
wdenk4b16c2e2003-11-07 13:42:26 +0000227#else /* CFG_LOWBOOT */
228#if defined(CFG_LOWBOOT08)
wdenke55402c2004-03-14 16:51:43 +0000229#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000 + 0x00800000)
wdenkeb20ad32003-09-05 23:19:14 +0000230#endif
wdenk4b16c2e2003-11-07 13:42:26 +0000231#if defined(CFG_LOWBOOT16)
wdenke55402c2004-03-14 16:51:43 +0000232#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
wdenk4b16c2e2003-11-07 13:42:26 +0000233#endif
234#endif /* CFG_LOWBOOT */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100235#endif /* CONFIG_LITE5200B */
wdenk4b16c2e2003-11-07 13:42:26 +0000236#define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
wdenkeb20ad32003-09-05 23:19:14 +0000237
wdenk21136db2003-07-16 21:53:01 +0000238#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
239
240#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
241#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
242
wdenk02379022003-08-05 18:22:44 +0000243#undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
wdenk21136db2003-07-16 21:53:01 +0000244
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100245#if defined(CONFIG_LITE5200B)
246#define CFG_FLASH_CFI_DRIVER
247#define CFG_FLASH_CFI
248#define CFG_FLASH_BANKS_LIST {CFG_CS1_START,CFG_CS0_START}
249#endif
250
wdenk21136db2003-07-16 21:53:01 +0000251
252/*
253 * Environment settings
254 */
wdenk02379022003-08-05 18:22:44 +0000255#define CFG_ENV_IS_IN_FLASH 1
wdenk21136db2003-07-16 21:53:01 +0000256#define CFG_ENV_SIZE 0x10000
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100257#if defined(CONFIG_LITE5200B)
258#define CFG_ENV_SECT_SIZE 0x20000
259#else
wdenk02379022003-08-05 18:22:44 +0000260#define CFG_ENV_SECT_SIZE 0x10000
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100261#endif
wdenk02379022003-08-05 18:22:44 +0000262#define CONFIG_ENV_OVERWRITE 1
wdenk21136db2003-07-16 21:53:01 +0000263
264/*
265 * Memory map
266 */
wdenke55402c2004-03-14 16:51:43 +0000267#define CFG_MBAR 0xF0000000
wdenk21136db2003-07-16 21:53:01 +0000268#define CFG_SDRAM_BASE 0x00000000
wdenk5d841732003-08-17 18:55:18 +0000269#define CFG_DEFAULT_MBAR 0x80000000
wdenk21136db2003-07-16 21:53:01 +0000270
271/* Use SRAM until RAM will be available */
272#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
273#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
274
275
276#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
277#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
278#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
279
280#define CFG_MONITOR_BASE TEXT_BASE
281#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
wdenk02379022003-08-05 18:22:44 +0000282# define CFG_RAMBOOT 1
wdenk21136db2003-07-16 21:53:01 +0000283#endif
284
wdenk78ae91f2003-12-03 23:53:42 +0000285#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
wdenk21136db2003-07-16 21:53:01 +0000286#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
287#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
288
289/*
290 * Ethernet configuration
291 */
wdenkbe9c1cb2004-02-24 02:00:03 +0000292#define CONFIG_MPC5xxx_FEC 1
wdenk3902d702004-04-15 18:22:41 +0000293/*
wdenka09491a2004-04-08 22:31:29 +0000294 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
295 */
296/* #define CONFIG_FEC_10MBIT 1 */
wdenk1ebf41e2004-01-02 14:00:00 +0000297#define CONFIG_PHY_ADDR 0x00
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100298#if defined(CONFIG_LITE5200B)
299#define CONFIG_FEC_MII100 1
300#endif
wdenk21136db2003-07-16 21:53:01 +0000301
302/*
303 * GPIO configuration
304 */
wdenk236d3fc2003-12-20 22:45:10 +0000305#ifdef CONFIG_MPC5200_DDR
306#define CFG_GPS_PORT_CONFIG 0x90000004
307#else
wdenk6f5ee102003-09-18 20:10:12 +0000308#define CFG_GPS_PORT_CONFIG 0x10000004
wdenk236d3fc2003-12-20 22:45:10 +0000309#endif
wdenk21136db2003-07-16 21:53:01 +0000310
311/*
312 * Miscellaneous configurable options
313 */
314#define CFG_LONGHELP /* undef to save memory */
315#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerb1840de2007-07-08 13:46:18 -0500316#if defined(CONFIG_CMD_KGDB)
wdenk21136db2003-07-16 21:53:01 +0000317#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
318#else
319#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
320#endif
321#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
322#define CFG_MAXARGS 16 /* max number of command args */
323#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
324
325#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
326#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
327
328#define CFG_LOAD_ADDR 0x100000 /* default load address */
329
330#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
331
Jon Loeligerb1840de2007-07-08 13:46:18 -0500332#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
333#if defined(CONFIG_CMD_KGDB)
334# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
335#endif
336
wdenk21136db2003-07-16 21:53:01 +0000337/*
338 * Various low-level settings
339 */
wdenk655a0f92003-10-30 21:49:38 +0000340#if defined(CONFIG_MPC5200)
wdenk4cc02a82003-09-11 23:06:34 +0000341#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
342#define CFG_HID0_FINAL HID0_ICE
wdenk655a0f92003-10-30 21:49:38 +0000343#else
344#define CFG_HID0_INIT 0
345#define CFG_HID0_FINAL 0
346#endif
wdenk21136db2003-07-16 21:53:01 +0000347
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100348#if defined(CONFIG_LITE5200B)
349#define CFG_CS1_START CFG_FLASH_BASE
350#define CFG_CS1_SIZE CFG_FLASH_SIZE
351#define CFG_CS1_CFG 0x00047800
352#define CFG_CS0_START (CFG_FLASH_BASE + CFG_FLASH_SIZE)
353#define CFG_CS0_SIZE CFG_FLASH_SIZE
354#define CFG_BOOTCS_START CFG_CS0_START
355#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
356#define CFG_BOOTCS_CFG 0x00047800
357#else /* IceCube aka Lite5200 */
wdenk236d3fc2003-12-20 22:45:10 +0000358#ifdef CONFIG_MPC5200_DDR
359
wdenka09491a2004-04-08 22:31:29 +0000360#define CFG_BOOTCS_START (CFG_CS1_START + CFG_CS1_SIZE)
wdenk236d3fc2003-12-20 22:45:10 +0000361#define CFG_BOOTCS_SIZE 0x00800000
362#define CFG_BOOTCS_CFG 0x00047801
wdenka09491a2004-04-08 22:31:29 +0000363#define CFG_CS1_START CFG_FLASH_BASE
wdenk236d3fc2003-12-20 22:45:10 +0000364#define CFG_CS1_SIZE 0x00800000
365#define CFG_CS1_CFG 0x00047800
366
367#else /* !CONFIG_MPC5200_DDR */
368
wdenk21136db2003-07-16 21:53:01 +0000369#define CFG_BOOTCS_START CFG_FLASH_BASE
370#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
371#define CFG_BOOTCS_CFG 0x00047801
372#define CFG_CS0_START CFG_FLASH_BASE
373#define CFG_CS0_SIZE CFG_FLASH_SIZE
374
wdenk236d3fc2003-12-20 22:45:10 +0000375#endif /* CONFIG_MPC5200_DDR */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100376#endif /*CONFIG_LITE5200B */
wdenk236d3fc2003-12-20 22:45:10 +0000377
wdenk21136db2003-07-16 21:53:01 +0000378#define CFG_CS_BURST 0x00000000
379#define CFG_CS_DEADCYCLE 0x33333333
380
381#define CFG_RESET_ADDRESS 0xff000000
382
wdenk6ea1cf02004-02-27 08:20:54 +0000383/*-----------------------------------------------------------------------
wdenkacd9b102004-03-14 00:59:59 +0000384 * USB stuff
385 *-----------------------------------------------------------------------
386 */
wdenk369d43d2004-03-14 14:09:05 +0000387#define CONFIG_USB_CLOCK 0x0001BBBB
388#define CONFIG_USB_CONFIG 0x00001000
wdenkacd9b102004-03-14 00:59:59 +0000389
390/*-----------------------------------------------------------------------
wdenk6ea1cf02004-02-27 08:20:54 +0000391 * IDE/ATA stuff Supports IDE harddisk
392 *-----------------------------------------------------------------------
393 */
394
395#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
396
397#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
398#undef CONFIG_IDE_LED /* LED for ide not supported */
399
400#define CONFIG_IDE_RESET /* reset for ide supported */
401#define CONFIG_IDE_PREINIT
402
403#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
wdenke2d6d742004-09-28 20:34:50 +0000404#define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
wdenk6ea1cf02004-02-27 08:20:54 +0000405
406#define CFG_ATA_IDE0_OFFSET 0x0000
407
408#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
409
410/* Offset for data I/O */
411#define CFG_ATA_DATA_OFFSET (0x0060)
412
413/* Offset for normal register accesses */
414#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
415
416/* Offset for alternate registers */
wdenke55402c2004-03-14 16:51:43 +0000417#define CFG_ATA_ALT_OFFSET (0x005C)
wdenk6ea1cf02004-02-27 08:20:54 +0000418
419/* Interval between registers */
420#define CFG_ATA_STRIDE 4
421
wdenke2d6d742004-09-28 20:34:50 +0000422#define CONFIG_ATAPI 1
423
wdenk21136db2003-07-16 21:53:01 +0000424#endif /* __CONFIG_H */