blob: 0d3825413eac04421ab77264ca1552543266f52d [file] [log] [blame]
wdenk21136db2003-07-16 21:53:01 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
wdenk21136db2003-07-16 21:53:01 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
wdenkbe9c1cb2004-02-24 02:00:03 +000032#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
wdenk21136db2003-07-16 21:53:01 +000033#define CONFIG_ICECUBE 1 /* ... on IceCube board */
34
wdenk236d3fc2003-12-20 22:45:10 +000035#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk21136db2003-07-16 21:53:01 +000036
37#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
38#define BOOTFLAG_WARM 0x02 /* Software reboot */
39
wdenk02379022003-08-05 18:22:44 +000040#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
wdenk21136db2003-07-16 21:53:01 +000041#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
42# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
43#endif
44
45/*
46 * Serial console configuration
47 */
48#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
49#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
50#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
51
wdenk02379022003-08-05 18:22:44 +000052
53#ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
54/*
55 * PCI Mapping:
56 * 0x40000000 - 0x4fffffff - PCI Memory
57 * 0x50000000 - 0x50ffffff - PCI IO Space
58 */
Rafal Jaworowski0b892e82006-03-29 13:17:09 +020059#define CONFIG_PCI
60
61#if defined(CONFIG_PCI)
wdenk02379022003-08-05 18:22:44 +000062#define CONFIG_PCI_PNP 1
63#define CONFIG_PCI_SCAN_SHOW 1
64
65#define CONFIG_PCI_MEM_BUS 0x40000000
66#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
67#define CONFIG_PCI_MEM_SIZE 0x10000000
68
69#define CONFIG_PCI_IO_BUS 0x50000000
70#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
71#define CONFIG_PCI_IO_SIZE 0x01000000
Rafal Jaworowski0b892e82006-03-29 13:17:09 +020072#define ADD_PCI_CMD CFG_CMD_PCI
73#endif
wdenk02379022003-08-05 18:22:44 +000074
wdenk391b5742004-10-10 23:27:33 +000075#define CFG_XLB_PIPELINING 1
76
wdenk02379022003-08-05 18:22:44 +000077#define CONFIG_NET_MULTI 1
Marian Balakowiczaab8c492005-10-28 22:30:33 +020078#define CONFIG_MII 1
wdenk02379022003-08-05 18:22:44 +000079#define CONFIG_EEPRO100 1
80#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkf6a6ac12003-09-17 15:10:32 +000081#define CONFIG_NS8382X 1
wdenk02379022003-08-05 18:22:44 +000082
wdenk02379022003-08-05 18:22:44 +000083#else /* MPC5100 */
84
Marian Balakowiczaab8c492005-10-28 22:30:33 +020085#define CONFIG_MII 1
wdenk02379022003-08-05 18:22:44 +000086#define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
87
88#endif
89
wdenk6ea1cf02004-02-27 08:20:54 +000090/* Partitions */
91#define CONFIG_MAC_PARTITION
92#define CONFIG_DOS_PARTITION
wdenke2d6d742004-09-28 20:34:50 +000093#define CONFIG_ISO_PARTITION
wdenk6ea1cf02004-02-27 08:20:54 +000094
wdenk5f495752004-02-26 23:46:20 +000095/* USB */
96#if 1
97#define CONFIG_USB_OHCI
98#define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
wdenk5f495752004-02-26 23:46:20 +000099#define CONFIG_USB_STORAGE
100#else
101#define ADD_USB_CMD 0
102#endif
103
wdenk8d5d28a2005-04-02 22:37:54 +0000104#define CONFIG_TIMESTAMP /* Print image info with timestamp */
105
wdenk21136db2003-07-16 21:53:01 +0000106/*
107 * Supported commands
108 */
wdenk8d5d28a2005-04-02 22:37:54 +0000109#define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
110 CFG_CMD_EEPROM | \
111 CFG_CMD_FAT | \
112 CFG_CMD_I2C | \
113 CFG_CMD_IDE | \
114 CFG_CMD_NFS | \
115 CFG_CMD_SNTP | \
116 ADD_PCI_CMD | \
117 ADD_USB_CMD )
wdenk21136db2003-07-16 21:53:01 +0000118
119/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
120#include <cmd_confdefs.h>
121
wdenk4b16c2e2003-11-07 13:42:26 +0000122#if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
123# define CFG_LOWBOOT 1
124# define CFG_LOWBOOT16 1
125#endif
126#if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100127#if defined(CONFIG_LITE5200B)
128# error CFG_LOWBOOT08 is incompatible with the Lite5200B
129#else
wdenk4b16c2e2003-11-07 13:42:26 +0000130# define CFG_LOWBOOT 1
131# define CFG_LOWBOOT08 1
132#endif
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100133#endif
wdenk4b16c2e2003-11-07 13:42:26 +0000134
wdenk21136db2003-07-16 21:53:01 +0000135/*
136 * Autobooting
137 */
138#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk4b16c2e2003-11-07 13:42:26 +0000139
140#define CONFIG_PREBOOT "echo;" \
141 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
142 "echo"
143
144#undef CONFIG_BOOTARGS
145
146#define CONFIG_EXTRA_ENV_SETTINGS \
147 "netdev=eth0\0" \
148 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100149 "nfsroot=${serverip}:${rootpath}\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000150 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100151 "addip=setenv bootargs ${bootargs} " \
152 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
153 ":${hostname}:${netdev}:off panic=1\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000154 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100155 "bootm ${kernel_addr}\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000156 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100157 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
158 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000159 "rootpath=/opt/eldk/ppc_82xx\0" \
160 "bootfile=/tftpboot/MPC5200/uImage\0" \
161 ""
162
163#define CONFIG_BOOTCOMMAND "run flash_self"
wdenk21136db2003-07-16 21:53:01 +0000164
wdenk6e2bf7a2003-09-16 11:39:10 +0000165#if defined(CONFIG_MPC5200)
166/*
167 * IPB Bus clocking configuration.
168 */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100169#if defined(CONFIG_LITE5200B)
170#define CFG_IPBSPEED_133 /* define for 133MHz speed */
171#else
172#undef CFG_IPBSPEED_133 /* define for 133MHz speed */
wdenk6e2bf7a2003-09-16 11:39:10 +0000173#endif
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100174#endif /* CONFIG_MPC5200 */
Stefan Roesefb347872006-11-28 17:55:49 +0100175
176/* pass open firmware flat tree */
177#define CONFIG_OF_FLAT_TREE 1
178#define CONFIG_OF_BOARD_SETUP 1
179
180/* maximum size of the flat tree (8K) */
181#define OF_FLAT_TREE_MAX_SIZE 8192
182
183#define OF_CPU "PowerPC,5200@0"
184#define OF_SOC "soc5200@f0000000"
185#define OF_TBCLK (bd->bi_busfreq / 8)
186#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
187
wdenk21136db2003-07-16 21:53:01 +0000188/*
189 * I2C configuration
190 */
wdenk25521902003-09-13 19:01:12 +0000191#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
dzu62177922003-09-30 14:08:43 +0000192#define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
193
194#define CFG_I2C_SPEED 100000 /* 100 kHz */
wdenk25521902003-09-13 19:01:12 +0000195#define CFG_I2C_SLAVE 0x7F
196
197/*
198 * EEPROM configuration
199 */
200#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
201#define CFG_I2C_EEPROM_ADDR_LEN 1
202#define CFG_EEPROM_PAGE_WRITE_BITS 3
dzu62177922003-09-30 14:08:43 +0000203#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
wdenk21136db2003-07-16 21:53:01 +0000204
205/*
206 * Flash configuration
207 */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100208#if defined(CONFIG_LITE5200B)
209#define CFG_FLASH_BASE 0xFE000000
210#define CFG_FLASH_SIZE 0x01000000
211#if !defined(CFG_LOWBOOT)
212#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01760000 + 0x00800000)
213#else /* CFG_LOWBOOT */
214#if defined(CFG_LOWBOOT08)
215# error CFG_LOWBOOT08 is incompatible with the Lite5200B
216#endif
217#if defined(CFG_LOWBOOT16)
218#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01060000)
219#endif
220#endif /* CFG_LOWBOOT */
221#else /* !CONFIG_LITE5200B (IceCube)*/
wdenke55402c2004-03-14 16:51:43 +0000222#define CFG_FLASH_BASE 0xFF000000
wdenkeb20ad32003-09-05 23:19:14 +0000223#define CFG_FLASH_SIZE 0x01000000
wdenk4b16c2e2003-11-07 13:42:26 +0000224#if !defined(CFG_LOWBOOT)
wdenke55402c2004-03-14 16:51:43 +0000225#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00740000 + 0x00800000)
wdenk4b16c2e2003-11-07 13:42:26 +0000226#else /* CFG_LOWBOOT */
227#if defined(CFG_LOWBOOT08)
wdenke55402c2004-03-14 16:51:43 +0000228#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000 + 0x00800000)
wdenkeb20ad32003-09-05 23:19:14 +0000229#endif
wdenk4b16c2e2003-11-07 13:42:26 +0000230#if defined(CFG_LOWBOOT16)
wdenke55402c2004-03-14 16:51:43 +0000231#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
wdenk4b16c2e2003-11-07 13:42:26 +0000232#endif
233#endif /* CFG_LOWBOOT */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100234#endif /* CONFIG_LITE5200B */
wdenk4b16c2e2003-11-07 13:42:26 +0000235#define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
wdenkeb20ad32003-09-05 23:19:14 +0000236
wdenk21136db2003-07-16 21:53:01 +0000237#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
238
239#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
240#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
241
wdenk02379022003-08-05 18:22:44 +0000242#undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
wdenk21136db2003-07-16 21:53:01 +0000243
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100244#if defined(CONFIG_LITE5200B)
245#define CFG_FLASH_CFI_DRIVER
246#define CFG_FLASH_CFI
247#define CFG_FLASH_BANKS_LIST {CFG_CS1_START,CFG_CS0_START}
248#endif
249
wdenk21136db2003-07-16 21:53:01 +0000250
251/*
252 * Environment settings
253 */
wdenk02379022003-08-05 18:22:44 +0000254#define CFG_ENV_IS_IN_FLASH 1
wdenk21136db2003-07-16 21:53:01 +0000255#define CFG_ENV_SIZE 0x10000
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100256#if defined(CONFIG_LITE5200B)
257#define CFG_ENV_SECT_SIZE 0x20000
258#else
wdenk02379022003-08-05 18:22:44 +0000259#define CFG_ENV_SECT_SIZE 0x10000
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100260#endif
wdenk02379022003-08-05 18:22:44 +0000261#define CONFIG_ENV_OVERWRITE 1
wdenk21136db2003-07-16 21:53:01 +0000262
263/*
264 * Memory map
265 */
wdenke55402c2004-03-14 16:51:43 +0000266#define CFG_MBAR 0xF0000000
wdenk21136db2003-07-16 21:53:01 +0000267#define CFG_SDRAM_BASE 0x00000000
wdenk5d841732003-08-17 18:55:18 +0000268#define CFG_DEFAULT_MBAR 0x80000000
wdenk21136db2003-07-16 21:53:01 +0000269
270/* Use SRAM until RAM will be available */
271#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
272#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
273
274
275#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
276#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
277#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
278
279#define CFG_MONITOR_BASE TEXT_BASE
280#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
wdenk02379022003-08-05 18:22:44 +0000281# define CFG_RAMBOOT 1
wdenk21136db2003-07-16 21:53:01 +0000282#endif
283
wdenk78ae91f2003-12-03 23:53:42 +0000284#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
wdenk21136db2003-07-16 21:53:01 +0000285#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
286#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
287
288/*
289 * Ethernet configuration
290 */
wdenkbe9c1cb2004-02-24 02:00:03 +0000291#define CONFIG_MPC5xxx_FEC 1
wdenk3902d702004-04-15 18:22:41 +0000292/*
wdenka09491a2004-04-08 22:31:29 +0000293 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
294 */
295/* #define CONFIG_FEC_10MBIT 1 */
wdenk1ebf41e2004-01-02 14:00:00 +0000296#define CONFIG_PHY_ADDR 0x00
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100297#if defined(CONFIG_LITE5200B)
298#define CONFIG_FEC_MII100 1
299#endif
wdenk21136db2003-07-16 21:53:01 +0000300
301/*
302 * GPIO configuration
303 */
wdenk236d3fc2003-12-20 22:45:10 +0000304#ifdef CONFIG_MPC5200_DDR
305#define CFG_GPS_PORT_CONFIG 0x90000004
306#else
wdenk6f5ee102003-09-18 20:10:12 +0000307#define CFG_GPS_PORT_CONFIG 0x10000004
wdenk236d3fc2003-12-20 22:45:10 +0000308#endif
wdenk21136db2003-07-16 21:53:01 +0000309
310/*
311 * Miscellaneous configurable options
312 */
313#define CFG_LONGHELP /* undef to save memory */
314#define CFG_PROMPT "=> " /* Monitor Command Prompt */
315#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
316#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
317#else
318#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
319#endif
320#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
321#define CFG_MAXARGS 16 /* max number of command args */
322#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
323
324#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
325#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
326
327#define CFG_LOAD_ADDR 0x100000 /* default load address */
328
329#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
330
331/*
332 * Various low-level settings
333 */
wdenk655a0f92003-10-30 21:49:38 +0000334#if defined(CONFIG_MPC5200)
wdenk4cc02a82003-09-11 23:06:34 +0000335#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
336#define CFG_HID0_FINAL HID0_ICE
wdenk655a0f92003-10-30 21:49:38 +0000337#else
338#define CFG_HID0_INIT 0
339#define CFG_HID0_FINAL 0
340#endif
wdenk21136db2003-07-16 21:53:01 +0000341
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100342#if defined(CONFIG_LITE5200B)
343#define CFG_CS1_START CFG_FLASH_BASE
344#define CFG_CS1_SIZE CFG_FLASH_SIZE
345#define CFG_CS1_CFG 0x00047800
346#define CFG_CS0_START (CFG_FLASH_BASE + CFG_FLASH_SIZE)
347#define CFG_CS0_SIZE CFG_FLASH_SIZE
348#define CFG_BOOTCS_START CFG_CS0_START
349#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
350#define CFG_BOOTCS_CFG 0x00047800
351#else /* IceCube aka Lite5200 */
wdenk236d3fc2003-12-20 22:45:10 +0000352#ifdef CONFIG_MPC5200_DDR
353
wdenka09491a2004-04-08 22:31:29 +0000354#define CFG_BOOTCS_START (CFG_CS1_START + CFG_CS1_SIZE)
wdenk236d3fc2003-12-20 22:45:10 +0000355#define CFG_BOOTCS_SIZE 0x00800000
356#define CFG_BOOTCS_CFG 0x00047801
wdenka09491a2004-04-08 22:31:29 +0000357#define CFG_CS1_START CFG_FLASH_BASE
wdenk236d3fc2003-12-20 22:45:10 +0000358#define CFG_CS1_SIZE 0x00800000
359#define CFG_CS1_CFG 0x00047800
360
361#else /* !CONFIG_MPC5200_DDR */
362
wdenk21136db2003-07-16 21:53:01 +0000363#define CFG_BOOTCS_START CFG_FLASH_BASE
364#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
365#define CFG_BOOTCS_CFG 0x00047801
366#define CFG_CS0_START CFG_FLASH_BASE
367#define CFG_CS0_SIZE CFG_FLASH_SIZE
368
wdenk236d3fc2003-12-20 22:45:10 +0000369#endif /* CONFIG_MPC5200_DDR */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100370#endif /*CONFIG_LITE5200B */
wdenk236d3fc2003-12-20 22:45:10 +0000371
wdenk21136db2003-07-16 21:53:01 +0000372#define CFG_CS_BURST 0x00000000
373#define CFG_CS_DEADCYCLE 0x33333333
374
375#define CFG_RESET_ADDRESS 0xff000000
376
wdenk6ea1cf02004-02-27 08:20:54 +0000377/*-----------------------------------------------------------------------
wdenkacd9b102004-03-14 00:59:59 +0000378 * USB stuff
379 *-----------------------------------------------------------------------
380 */
wdenk369d43d2004-03-14 14:09:05 +0000381#define CONFIG_USB_CLOCK 0x0001BBBB
382#define CONFIG_USB_CONFIG 0x00001000
wdenkacd9b102004-03-14 00:59:59 +0000383
384/*-----------------------------------------------------------------------
wdenk6ea1cf02004-02-27 08:20:54 +0000385 * IDE/ATA stuff Supports IDE harddisk
386 *-----------------------------------------------------------------------
387 */
388
389#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
390
391#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
392#undef CONFIG_IDE_LED /* LED for ide not supported */
393
394#define CONFIG_IDE_RESET /* reset for ide supported */
395#define CONFIG_IDE_PREINIT
396
397#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
wdenke2d6d742004-09-28 20:34:50 +0000398#define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
wdenk6ea1cf02004-02-27 08:20:54 +0000399
400#define CFG_ATA_IDE0_OFFSET 0x0000
401
402#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
403
404/* Offset for data I/O */
405#define CFG_ATA_DATA_OFFSET (0x0060)
406
407/* Offset for normal register accesses */
408#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
409
410/* Offset for alternate registers */
wdenke55402c2004-03-14 16:51:43 +0000411#define CFG_ATA_ALT_OFFSET (0x005C)
wdenk6ea1cf02004-02-27 08:20:54 +0000412
413/* Interval between registers */
414#define CFG_ATA_STRIDE 4
415
wdenke2d6d742004-09-28 20:34:50 +0000416#define CONFIG_ATAPI 1
417
wdenk21136db2003-07-16 21:53:01 +0000418#endif /* __CONFIG_H */