blob: 9b3b4b45880d328204d44714762e448a22697b15 [file] [log] [blame]
wdenk21136db2003-07-16 21:53:01 +00001/*
2 * (C) Copyright 2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
32#define CONFIG_MPC5XXX 1 /* This is an MPC5xxx CPU */
33#define CONFIG_ICECUBE 1 /* ... on IceCube board */
34
35#define CFG_MPC5XXX_CLKIN 33333333 /* ... running at 33MHz */
36
37#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
38#define BOOTFLAG_WARM 0x02 /* Software reboot */
39
wdenk02379022003-08-05 18:22:44 +000040#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
wdenk21136db2003-07-16 21:53:01 +000041#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
42# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
43#endif
44
45/*
46 * Serial console configuration
47 */
48#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
49#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
50#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
51
wdenk02379022003-08-05 18:22:44 +000052
53#ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
54/*
55 * PCI Mapping:
56 * 0x40000000 - 0x4fffffff - PCI Memory
57 * 0x50000000 - 0x50ffffff - PCI IO Space
58 */
59#define CONFIG_PCI 1
60#define CONFIG_PCI_PNP 1
61#define CONFIG_PCI_SCAN_SHOW 1
62
63#define CONFIG_PCI_MEM_BUS 0x40000000
64#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
65#define CONFIG_PCI_MEM_SIZE 0x10000000
66
67#define CONFIG_PCI_IO_BUS 0x50000000
68#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
69#define CONFIG_PCI_IO_SIZE 0x01000000
70
71#define CONFIG_NET_MULTI 1
72#define CONFIG_EEPRO100 1
73#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkf6a6ac12003-09-17 15:10:32 +000074#define CONFIG_NS8382X 1
wdenk02379022003-08-05 18:22:44 +000075
76#define ADD_PCI_CMD CFG_CMD_PCI
77
78#else /* MPC5100 */
79
80#define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
81
82#endif
83
wdenk21136db2003-07-16 21:53:01 +000084/*
85 * Supported commands
86 */
wdenk25521902003-09-13 19:01:12 +000087#define CONFIG_COMMANDS (CONFIG_CMD_DFL | ADD_PCI_CMD | \
88 CFG_CMD_I2C | CFG_CMD_EEPROM)
wdenk21136db2003-07-16 21:53:01 +000089
90/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
91#include <cmd_confdefs.h>
92
93/*
94 * Autobooting
95 */
96#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
97#define CONFIG_BOOTCOMMAND "bootm 100000" /* autoboot command */
98#define CONFIG_BOOTARGS "root=/dev/ram rw"
99
wdenk6e2bf7a2003-09-16 11:39:10 +0000100#if defined(CONFIG_MPC5200)
101/*
102 * IPB Bus clocking configuration.
103 */
104#undef CFG_IPBSPEED_133 /* define for 133MHz speed */
105#endif
wdenk21136db2003-07-16 21:53:01 +0000106/*
107 * I2C configuration
108 */
wdenk25521902003-09-13 19:01:12 +0000109#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
110#define CFG_I2C_MODULE 1 /* If defined then I2C module #2 is used
111 * otherwise I2C module #1 is used */
112#ifdef CONFIG_MPC5200
113#define CFG_I2C_SPEED 0x3D /* 86KHz given 133MHz IPBI */
114#else
115#define CFG_I2C_SPEED 0x35 /* 86KHz given 33MHz IPBI */
116#endif
117#define CFG_I2C_SLAVE 0x7F
118
119/*
120 * EEPROM configuration
121 */
122#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
123#define CFG_I2C_EEPROM_ADDR_LEN 1
124#define CFG_EEPROM_PAGE_WRITE_BITS 3
125#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 35
wdenk21136db2003-07-16 21:53:01 +0000126
127/*
128 * Flash configuration
129 */
wdenkeb20ad32003-09-05 23:19:14 +0000130#define CFG_FLASH_16M 1
131
132#if !defined(CFG_FLASH_16M) /* 8Mb chips support only */
wdenk21136db2003-07-16 21:53:01 +0000133#define CFG_FLASH_BASE 0xff800000
134#define CFG_FLASH_SIZE 0x00800000
wdenk21136db2003-07-16 21:53:01 +0000135#define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
wdenkeb20ad32003-09-05 23:19:14 +0000136#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x740000)
137#else
138#define CFG_FLASH_BASE 0xff000000
139#define CFG_FLASH_SIZE 0x01000000
140#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x740000 + 0x800000)
141#define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
142#endif
143
wdenk21136db2003-07-16 21:53:01 +0000144#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
145
146#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
147#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
148
wdenk02379022003-08-05 18:22:44 +0000149#undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
wdenk21136db2003-07-16 21:53:01 +0000150
151
152/*
153 * Environment settings
154 */
wdenk02379022003-08-05 18:22:44 +0000155#define CFG_ENV_IS_IN_FLASH 1
wdenk21136db2003-07-16 21:53:01 +0000156#define CFG_ENV_SIZE 0x10000
wdenk02379022003-08-05 18:22:44 +0000157#define CFG_ENV_SECT_SIZE 0x10000
158#define CONFIG_ENV_OVERWRITE 1
wdenk21136db2003-07-16 21:53:01 +0000159
160/*
161 * Memory map
162 */
163#define CFG_MBAR 0xf0000000
164#define CFG_SDRAM_BASE 0x00000000
wdenk5d841732003-08-17 18:55:18 +0000165#define CFG_DEFAULT_MBAR 0x80000000
wdenk21136db2003-07-16 21:53:01 +0000166
167/* Use SRAM until RAM will be available */
168#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
169#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
170
171
172#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
173#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
174#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
175
176#define CFG_MONITOR_BASE TEXT_BASE
177#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
wdenk02379022003-08-05 18:22:44 +0000178# define CFG_RAMBOOT 1
wdenk21136db2003-07-16 21:53:01 +0000179#endif
180
181#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
182#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
183#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
184
185/*
186 * Ethernet configuration
187 */
wdenk21136db2003-07-16 21:53:01 +0000188#define CONFIG_MPC5XXX_FEC 1
wdenkfc314ce2003-09-14 19:08:39 +0000189#define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */
wdenk21136db2003-07-16 21:53:01 +0000190
191/*
192 * GPIO configuration
193 */
wdenk6f5ee102003-09-18 20:10:12 +0000194#define CFG_GPS_PORT_CONFIG 0x10000004
wdenk21136db2003-07-16 21:53:01 +0000195
196/*
197 * Miscellaneous configurable options
198 */
199#define CFG_LONGHELP /* undef to save memory */
200#define CFG_PROMPT "=> " /* Monitor Command Prompt */
201#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
202#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
203#else
204#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
205#endif
206#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
207#define CFG_MAXARGS 16 /* max number of command args */
208#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
209
210#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
211#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
212
213#define CFG_LOAD_ADDR 0x100000 /* default load address */
214
215#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
216
217/*
218 * Various low-level settings
219 */
wdenk4cc02a82003-09-11 23:06:34 +0000220#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
221#define CFG_HID0_FINAL HID0_ICE
wdenk21136db2003-07-16 21:53:01 +0000222
223#define CFG_BOOTCS_START CFG_FLASH_BASE
224#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
225#define CFG_BOOTCS_CFG 0x00047801
226#define CFG_CS0_START CFG_FLASH_BASE
227#define CFG_CS0_SIZE CFG_FLASH_SIZE
228
229#define CFG_CS_BURST 0x00000000
230#define CFG_CS_DEADCYCLE 0x33333333
231
232#define CFG_RESET_ADDRESS 0xff000000
233
234#endif /* __CONFIG_H */