blob: c80c2d4ad3ca003990c808cb271df54cbd4a902e [file] [log] [blame]
wdenk21136db2003-07-16 21:53:01 +00001/*
wdenk8d5d28a2005-04-02 22:37:54 +00002 * (C) Copyright 2003-2005
wdenk21136db2003-07-16 21:53:01 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*
28 * High Level Configuration Options
29 * (easy to change)
30 */
31
wdenkbe9c1cb2004-02-24 02:00:03 +000032#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
wdenk21136db2003-07-16 21:53:01 +000033#define CONFIG_ICECUBE 1 /* ... on IceCube board */
34
wdenk236d3fc2003-12-20 22:45:10 +000035#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
wdenk21136db2003-07-16 21:53:01 +000036
37#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
38#define BOOTFLAG_WARM 0x02 /* Software reboot */
39
wdenk21136db2003-07-16 21:53:01 +000040/*
41 * Serial console configuration
42 */
43#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
44#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
45#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
46
wdenk02379022003-08-05 18:22:44 +000047
48#ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
49/*
50 * PCI Mapping:
51 * 0x40000000 - 0x4fffffff - PCI Memory
52 * 0x50000000 - 0x50ffffff - PCI IO Space
53 */
Rafal Jaworowski0b892e82006-03-29 13:17:09 +020054#define CONFIG_PCI
55
56#if defined(CONFIG_PCI)
wdenk02379022003-08-05 18:22:44 +000057#define CONFIG_PCI_PNP 1
58#define CONFIG_PCI_SCAN_SHOW 1
59
60#define CONFIG_PCI_MEM_BUS 0x40000000
61#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
62#define CONFIG_PCI_MEM_SIZE 0x10000000
63
64#define CONFIG_PCI_IO_BUS 0x50000000
65#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
66#define CONFIG_PCI_IO_SIZE 0x01000000
Rafal Jaworowski0b892e82006-03-29 13:17:09 +020067#define ADD_PCI_CMD CFG_CMD_PCI
68#endif
wdenk02379022003-08-05 18:22:44 +000069
wdenk391b5742004-10-10 23:27:33 +000070#define CFG_XLB_PIPELINING 1
71
wdenk02379022003-08-05 18:22:44 +000072#define CONFIG_NET_MULTI 1
Marian Balakowiczaab8c492005-10-28 22:30:33 +020073#define CONFIG_MII 1
wdenk02379022003-08-05 18:22:44 +000074#define CONFIG_EEPRO100 1
75#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
wdenkf6a6ac12003-09-17 15:10:32 +000076#define CONFIG_NS8382X 1
wdenk02379022003-08-05 18:22:44 +000077
wdenk02379022003-08-05 18:22:44 +000078#else /* MPC5100 */
79
Marian Balakowiczaab8c492005-10-28 22:30:33 +020080#define CONFIG_MII 1
wdenk02379022003-08-05 18:22:44 +000081#define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
82
83#endif
84
wdenk6ea1cf02004-02-27 08:20:54 +000085/* Partitions */
86#define CONFIG_MAC_PARTITION
87#define CONFIG_DOS_PARTITION
wdenke2d6d742004-09-28 20:34:50 +000088#define CONFIG_ISO_PARTITION
wdenk6ea1cf02004-02-27 08:20:54 +000089
wdenk5f495752004-02-26 23:46:20 +000090/* USB */
91#if 1
92#define CONFIG_USB_OHCI
93#define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
wdenk5f495752004-02-26 23:46:20 +000094#define CONFIG_USB_STORAGE
95#else
96#define ADD_USB_CMD 0
97#endif
98
wdenk8d5d28a2005-04-02 22:37:54 +000099#define CONFIG_TIMESTAMP /* Print image info with timestamp */
100
Jon Loeligerb1840de2007-07-08 13:46:18 -0500101
wdenk21136db2003-07-16 21:53:01 +0000102/*
Jon Loeligerb1840de2007-07-08 13:46:18 -0500103 * Command line configuration.
wdenk21136db2003-07-16 21:53:01 +0000104 */
Jon Loeligerb1840de2007-07-08 13:46:18 -0500105#include <config_cmd_default.h>
wdenk21136db2003-07-16 21:53:01 +0000106
Jon Loeligerb1840de2007-07-08 13:46:18 -0500107#define CONFIG_CMD_EEPROM
108#define CONFIG_CMD_FAT
109#define CONFIG_CMD_I2C
110#define CONFIG_CMD_IDE
111#define CONFIG_CMD_NFS
112#define CONFIG_CMD_SNTP
113#define CONFIG_PCI_CMD
114#define CONFIG_USB_CMD
115
wdenk21136db2003-07-16 21:53:01 +0000116
wdenk4b16c2e2003-11-07 13:42:26 +0000117#if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
118# define CFG_LOWBOOT 1
119# define CFG_LOWBOOT16 1
120#endif
121#if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100122#if defined(CONFIG_LITE5200B)
123# error CFG_LOWBOOT08 is incompatible with the Lite5200B
124#else
wdenk4b16c2e2003-11-07 13:42:26 +0000125# define CFG_LOWBOOT 1
126# define CFG_LOWBOOT08 1
127#endif
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100128#endif
wdenk4b16c2e2003-11-07 13:42:26 +0000129
wdenk21136db2003-07-16 21:53:01 +0000130/*
131 * Autobooting
132 */
133#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk4b16c2e2003-11-07 13:42:26 +0000134
135#define CONFIG_PREBOOT "echo;" \
136 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
137 "echo"
138
139#undef CONFIG_BOOTARGS
140
141#define CONFIG_EXTRA_ENV_SETTINGS \
142 "netdev=eth0\0" \
143 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100144 "nfsroot=${serverip}:${rootpath}\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000145 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100146 "addip=setenv bootargs ${bootargs} " \
147 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
148 ":${hostname}:${netdev}:off panic=1\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000149 "flash_nfs=run nfsargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100150 "bootm ${kernel_addr}\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000151 "flash_self=run ramargs addip;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100152 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
153 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk4b16c2e2003-11-07 13:42:26 +0000154 "rootpath=/opt/eldk/ppc_82xx\0" \
155 "bootfile=/tftpboot/MPC5200/uImage\0" \
156 ""
157
158#define CONFIG_BOOTCOMMAND "run flash_self"
wdenk21136db2003-07-16 21:53:01 +0000159
wdenk6e2bf7a2003-09-16 11:39:10 +0000160#if defined(CONFIG_MPC5200)
161/*
162 * IPB Bus clocking configuration.
163 */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100164#if defined(CONFIG_LITE5200B)
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200165#define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100166#else
Bartlomiej Siekaa01420c2007-05-27 16:53:43 +0200167#undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
wdenk6e2bf7a2003-09-16 11:39:10 +0000168#endif
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100169#endif /* CONFIG_MPC5200 */
Stefan Roesefb347872006-11-28 17:55:49 +0100170
171/* pass open firmware flat tree */
172#define CONFIG_OF_FLAT_TREE 1
173#define CONFIG_OF_BOARD_SETUP 1
174
175/* maximum size of the flat tree (8K) */
176#define OF_FLAT_TREE_MAX_SIZE 8192
177
178#define OF_CPU "PowerPC,5200@0"
179#define OF_SOC "soc5200@f0000000"
Domen Puncer4f9e4fd2007-04-20 11:13:16 +0200180#define OF_TBCLK (bd->bi_busfreq / 4)
Stefan Roesefb347872006-11-28 17:55:49 +0100181#define OF_STDOUT_PATH "/soc5200@f0000000/serial@2000"
182
wdenk21136db2003-07-16 21:53:01 +0000183/*
184 * I2C configuration
185 */
wdenk25521902003-09-13 19:01:12 +0000186#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
dzu62177922003-09-30 14:08:43 +0000187#define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
188
189#define CFG_I2C_SPEED 100000 /* 100 kHz */
wdenk25521902003-09-13 19:01:12 +0000190#define CFG_I2C_SLAVE 0x7F
191
192/*
193 * EEPROM configuration
194 */
195#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
196#define CFG_I2C_EEPROM_ADDR_LEN 1
197#define CFG_EEPROM_PAGE_WRITE_BITS 3
dzu62177922003-09-30 14:08:43 +0000198#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
wdenk21136db2003-07-16 21:53:01 +0000199
200/*
201 * Flash configuration
202 */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100203#if defined(CONFIG_LITE5200B)
204#define CFG_FLASH_BASE 0xFE000000
205#define CFG_FLASH_SIZE 0x01000000
206#if !defined(CFG_LOWBOOT)
207#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01760000 + 0x00800000)
208#else /* CFG_LOWBOOT */
209#if defined(CFG_LOWBOOT08)
210# error CFG_LOWBOOT08 is incompatible with the Lite5200B
211#endif
212#if defined(CFG_LOWBOOT16)
213#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x01060000)
214#endif
215#endif /* CFG_LOWBOOT */
216#else /* !CONFIG_LITE5200B (IceCube)*/
wdenke55402c2004-03-14 16:51:43 +0000217#define CFG_FLASH_BASE 0xFF000000
wdenkeb20ad32003-09-05 23:19:14 +0000218#define CFG_FLASH_SIZE 0x01000000
wdenk4b16c2e2003-11-07 13:42:26 +0000219#if !defined(CFG_LOWBOOT)
wdenke55402c2004-03-14 16:51:43 +0000220#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00740000 + 0x00800000)
wdenk4b16c2e2003-11-07 13:42:26 +0000221#else /* CFG_LOWBOOT */
222#if defined(CFG_LOWBOOT08)
wdenke55402c2004-03-14 16:51:43 +0000223#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000 + 0x00800000)
wdenkeb20ad32003-09-05 23:19:14 +0000224#endif
wdenk4b16c2e2003-11-07 13:42:26 +0000225#if defined(CFG_LOWBOOT16)
wdenke55402c2004-03-14 16:51:43 +0000226#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
wdenk4b16c2e2003-11-07 13:42:26 +0000227#endif
228#endif /* CFG_LOWBOOT */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100229#endif /* CONFIG_LITE5200B */
wdenk4b16c2e2003-11-07 13:42:26 +0000230#define CFG_MAX_FLASH_BANKS 2 /* max num of memory banks */
wdenkeb20ad32003-09-05 23:19:14 +0000231
wdenk21136db2003-07-16 21:53:01 +0000232#define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */
233
234#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
235#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
236
wdenk02379022003-08-05 18:22:44 +0000237#undef CONFIG_FLASH_16BIT /* Flash is 8-bit */
wdenk21136db2003-07-16 21:53:01 +0000238
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100239#if defined(CONFIG_LITE5200B)
240#define CFG_FLASH_CFI_DRIVER
241#define CFG_FLASH_CFI
242#define CFG_FLASH_BANKS_LIST {CFG_CS1_START,CFG_CS0_START}
243#endif
244
wdenk21136db2003-07-16 21:53:01 +0000245
246/*
247 * Environment settings
248 */
wdenk02379022003-08-05 18:22:44 +0000249#define CFG_ENV_IS_IN_FLASH 1
wdenk21136db2003-07-16 21:53:01 +0000250#define CFG_ENV_SIZE 0x10000
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100251#if defined(CONFIG_LITE5200B)
252#define CFG_ENV_SECT_SIZE 0x20000
253#else
wdenk02379022003-08-05 18:22:44 +0000254#define CFG_ENV_SECT_SIZE 0x10000
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100255#endif
wdenk02379022003-08-05 18:22:44 +0000256#define CONFIG_ENV_OVERWRITE 1
wdenk21136db2003-07-16 21:53:01 +0000257
258/*
259 * Memory map
260 */
wdenke55402c2004-03-14 16:51:43 +0000261#define CFG_MBAR 0xF0000000
wdenk21136db2003-07-16 21:53:01 +0000262#define CFG_SDRAM_BASE 0x00000000
wdenk5d841732003-08-17 18:55:18 +0000263#define CFG_DEFAULT_MBAR 0x80000000
wdenk21136db2003-07-16 21:53:01 +0000264
265/* Use SRAM until RAM will be available */
266#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
267#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
268
269
270#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
271#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
272#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
273
274#define CFG_MONITOR_BASE TEXT_BASE
275#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
wdenk02379022003-08-05 18:22:44 +0000276# define CFG_RAMBOOT 1
wdenk21136db2003-07-16 21:53:01 +0000277#endif
278
wdenk78ae91f2003-12-03 23:53:42 +0000279#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
wdenk21136db2003-07-16 21:53:01 +0000280#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
281#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
282
283/*
284 * Ethernet configuration
285 */
wdenkbe9c1cb2004-02-24 02:00:03 +0000286#define CONFIG_MPC5xxx_FEC 1
wdenk3902d702004-04-15 18:22:41 +0000287/*
wdenka09491a2004-04-08 22:31:29 +0000288 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
289 */
290/* #define CONFIG_FEC_10MBIT 1 */
wdenk1ebf41e2004-01-02 14:00:00 +0000291#define CONFIG_PHY_ADDR 0x00
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100292#if defined(CONFIG_LITE5200B)
293#define CONFIG_FEC_MII100 1
294#endif
wdenk21136db2003-07-16 21:53:01 +0000295
296/*
297 * GPIO configuration
298 */
wdenk236d3fc2003-12-20 22:45:10 +0000299#ifdef CONFIG_MPC5200_DDR
300#define CFG_GPS_PORT_CONFIG 0x90000004
301#else
wdenk6f5ee102003-09-18 20:10:12 +0000302#define CFG_GPS_PORT_CONFIG 0x10000004
wdenk236d3fc2003-12-20 22:45:10 +0000303#endif
wdenk21136db2003-07-16 21:53:01 +0000304
305/*
306 * Miscellaneous configurable options
307 */
308#define CFG_LONGHELP /* undef to save memory */
309#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerb1840de2007-07-08 13:46:18 -0500310#if defined(CONFIG_CMD_KGDB)
wdenk21136db2003-07-16 21:53:01 +0000311#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
312#else
313#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
314#endif
315#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
316#define CFG_MAXARGS 16 /* max number of command args */
317#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
318
319#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
320#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
321
322#define CFG_LOAD_ADDR 0x100000 /* default load address */
323
324#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
325
Jon Loeligerb1840de2007-07-08 13:46:18 -0500326#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
327#if defined(CONFIG_CMD_KGDB)
328# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
329#endif
330
wdenk21136db2003-07-16 21:53:01 +0000331/*
332 * Various low-level settings
333 */
wdenk655a0f92003-10-30 21:49:38 +0000334#if defined(CONFIG_MPC5200)
wdenk4cc02a82003-09-11 23:06:34 +0000335#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
336#define CFG_HID0_FINAL HID0_ICE
wdenk655a0f92003-10-30 21:49:38 +0000337#else
338#define CFG_HID0_INIT 0
339#define CFG_HID0_FINAL 0
340#endif
wdenk21136db2003-07-16 21:53:01 +0000341
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100342#if defined(CONFIG_LITE5200B)
343#define CFG_CS1_START CFG_FLASH_BASE
344#define CFG_CS1_SIZE CFG_FLASH_SIZE
345#define CFG_CS1_CFG 0x00047800
346#define CFG_CS0_START (CFG_FLASH_BASE + CFG_FLASH_SIZE)
347#define CFG_CS0_SIZE CFG_FLASH_SIZE
348#define CFG_BOOTCS_START CFG_CS0_START
349#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
350#define CFG_BOOTCS_CFG 0x00047800
351#else /* IceCube aka Lite5200 */
wdenk236d3fc2003-12-20 22:45:10 +0000352#ifdef CONFIG_MPC5200_DDR
353
wdenka09491a2004-04-08 22:31:29 +0000354#define CFG_BOOTCS_START (CFG_CS1_START + CFG_CS1_SIZE)
wdenk236d3fc2003-12-20 22:45:10 +0000355#define CFG_BOOTCS_SIZE 0x00800000
356#define CFG_BOOTCS_CFG 0x00047801
wdenka09491a2004-04-08 22:31:29 +0000357#define CFG_CS1_START CFG_FLASH_BASE
wdenk236d3fc2003-12-20 22:45:10 +0000358#define CFG_CS1_SIZE 0x00800000
359#define CFG_CS1_CFG 0x00047800
360
361#else /* !CONFIG_MPC5200_DDR */
362
wdenk21136db2003-07-16 21:53:01 +0000363#define CFG_BOOTCS_START CFG_FLASH_BASE
364#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
365#define CFG_BOOTCS_CFG 0x00047801
366#define CFG_CS0_START CFG_FLASH_BASE
367#define CFG_CS0_SIZE CFG_FLASH_SIZE
368
wdenk236d3fc2003-12-20 22:45:10 +0000369#endif /* CONFIG_MPC5200_DDR */
Wolfgang Denk315b46a2006-03-17 11:42:53 +0100370#endif /*CONFIG_LITE5200B */
wdenk236d3fc2003-12-20 22:45:10 +0000371
wdenk21136db2003-07-16 21:53:01 +0000372#define CFG_CS_BURST 0x00000000
373#define CFG_CS_DEADCYCLE 0x33333333
374
375#define CFG_RESET_ADDRESS 0xff000000
376
wdenk6ea1cf02004-02-27 08:20:54 +0000377/*-----------------------------------------------------------------------
wdenkacd9b102004-03-14 00:59:59 +0000378 * USB stuff
379 *-----------------------------------------------------------------------
380 */
wdenk369d43d2004-03-14 14:09:05 +0000381#define CONFIG_USB_CLOCK 0x0001BBBB
382#define CONFIG_USB_CONFIG 0x00001000
wdenkacd9b102004-03-14 00:59:59 +0000383
384/*-----------------------------------------------------------------------
wdenk6ea1cf02004-02-27 08:20:54 +0000385 * IDE/ATA stuff Supports IDE harddisk
386 *-----------------------------------------------------------------------
387 */
388
389#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
390
391#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
392#undef CONFIG_IDE_LED /* LED for ide not supported */
393
394#define CONFIG_IDE_RESET /* reset for ide supported */
395#define CONFIG_IDE_PREINIT
396
397#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
wdenke2d6d742004-09-28 20:34:50 +0000398#define CFG_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
wdenk6ea1cf02004-02-27 08:20:54 +0000399
400#define CFG_ATA_IDE0_OFFSET 0x0000
401
402#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
403
404/* Offset for data I/O */
405#define CFG_ATA_DATA_OFFSET (0x0060)
406
407/* Offset for normal register accesses */
408#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
409
410/* Offset for alternate registers */
wdenke55402c2004-03-14 16:51:43 +0000411#define CFG_ATA_ALT_OFFSET (0x005C)
wdenk6ea1cf02004-02-27 08:20:54 +0000412
413/* Interval between registers */
414#define CFG_ATA_STRIDE 4
415
wdenke2d6d742004-09-28 20:34:50 +0000416#define CONFIG_ATAPI 1
417
wdenk21136db2003-07-16 21:53:01 +0000418#endif /* __CONFIG_H */