blob: 0f93c25e3fedc0e8b0147e336bd597ecaf8cee06 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Vipin KUMAR1f873122010-06-29 10:53:34 +05302/*
3 * (C) Copyright 2010
Patrick Delaunaya6b185e2022-05-20 18:38:10 +02004 * Vipin Kumar, STMicroelectronics, vipin.kumar@st.com.
Vipin KUMAR1f873122010-06-29 10:53:34 +05305 */
6
7/*
Simon Glasse50c4d12015-04-05 16:07:40 -06008 * Designware ethernet IP driver for U-Boot
Vipin KUMAR1f873122010-06-29 10:53:34 +05309 */
10
Patrice Chotardeebcf8c2017-11-29 09:06:11 +010011#include <clk.h>
Simon Glass63334482019-11-14 12:57:39 -070012#include <cpu_func.h>
Simon Glass90e627b2015-04-05 16:07:41 -060013#include <dm.h>
Simon Glasse50c4d12015-04-05 16:07:40 -060014#include <errno.h>
Jonas Karlman2603bbc2024-01-18 07:19:45 +000015#include <eth_phy.h>
Simon Glass0f2af882020-05-10 11:40:05 -060016#include <log.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053017#include <miiphy.h>
18#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060019#include <net.h>
Bin Menged89bd72015-09-11 03:24:35 -070020#include <pci.h>
Ley Foon Tan27d5c002018-06-14 18:45:23 +080021#include <reset.h>
Baruch Siachc00982a2023-10-25 11:08:44 +030022#include <phys2bus.h>
Simon Glass274e0b02020-05-10 11:39:56 -060023#include <asm/cache.h>
Simon Glass9bc15642020-02-03 07:36:16 -070024#include <dm/device_compat.h>
Neil Armstrong47318c92021-02-24 15:02:39 +010025#include <dm/device-internal.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070026#include <dm/devres.h>
Neil Armstrong47318c92021-02-24 15:02:39 +010027#include <dm/lists.h>
Stefan Roesed27e86c2012-05-07 12:04:25 +020028#include <linux/compiler.h>
Simon Glassdbd79542020-05-10 11:40:11 -060029#include <linux/delay.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053030#include <linux/err.h>
Florian Fainelli65f686b2017-12-09 14:59:55 -080031#include <linux/kernel.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053032#include <asm/io.h>
Simon Glassbdd5f812023-09-14 18:21:46 -060033#include <linux/printk.h>
Jacob Chen7ceacea2017-03-27 16:54:17 +080034#include <power/regulator.h>
Vipin KUMAR1f873122010-06-29 10:53:34 +053035#include "designware.h"
Jim Liu0c05b902025-02-11 10:02:01 +080036#if IS_ENABLED(CONFIG_ARCH_NPCM8XX)
37#include <asm/arch/gmac.h>
38#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +053039
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040040static int dw_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
41{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010042 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
43 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040044 ulong start;
45 u16 miiaddr;
Tom Rini364d0022023-01-10 11:19:45 -050046 int timeout = CFG_MDIO_TIMEOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040047
48 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
49 ((reg << MIIREGSHIFT) & MII_REGMSK);
50
51 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
52
53 start = get_timer(0);
54 while (get_timer(start) < timeout) {
55 if (!(readl(&mac_p->miiaddr) & MII_BUSY))
56 return readl(&mac_p->miidata);
57 udelay(10);
58 };
59
Simon Glasse50c4d12015-04-05 16:07:40 -060060 return -ETIMEDOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040061}
62
63static int dw_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
64 u16 val)
65{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010066 struct dw_eth_dev *priv = dev_get_priv((struct udevice *)bus->priv);
67 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040068 ulong start;
69 u16 miiaddr;
Tom Rini364d0022023-01-10 11:19:45 -050070 int ret = -ETIMEDOUT, timeout = CFG_MDIO_TIMEOUT;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +040071
72 writel(val, &mac_p->miidata);
73 miiaddr = ((addr << MIIADDRSHIFT) & MII_ADDRMSK) |
74 ((reg << MIIREGSHIFT) & MII_REGMSK) | MII_WRITE;
75
76 writel(miiaddr | MII_CLKRANGE_150_250M | MII_BUSY, &mac_p->miiaddr);
77
78 start = get_timer(0);
79 while (get_timer(start) < timeout) {
80 if (!(readl(&mac_p->miiaddr) & MII_BUSY)) {
81 ret = 0;
82 break;
83 }
84 udelay(10);
85 };
86
87 return ret;
88}
89
Tom Rinie4bb4a22022-11-27 10:25:07 -050090#if CONFIG_IS_ENABLED(DM_GPIO)
Neil Armstrong1188a6d2021-04-21 10:58:01 +020091static int __dw_mdio_reset(struct udevice *dev)
Sjoerd Simons6eb44622016-02-28 22:24:55 +010092{
Sjoerd Simons6eb44622016-02-28 22:24:55 +010093 struct dw_eth_dev *priv = dev_get_priv(dev);
Simon Glassfa20e932020-12-03 16:55:20 -070094 struct dw_eth_pdata *pdata = dev_get_plat(dev);
Sjoerd Simons6eb44622016-02-28 22:24:55 +010095 int ret;
96
97 if (!dm_gpio_is_valid(&priv->reset_gpio))
98 return 0;
99
100 /* reset the phy */
101 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
102 if (ret)
103 return ret;
104
105 udelay(pdata->reset_delays[0]);
106
107 ret = dm_gpio_set_value(&priv->reset_gpio, 1);
108 if (ret)
109 return ret;
110
111 udelay(pdata->reset_delays[1]);
112
113 ret = dm_gpio_set_value(&priv->reset_gpio, 0);
114 if (ret)
115 return ret;
116
117 udelay(pdata->reset_delays[2]);
118
119 return 0;
120}
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200121
122static int dw_mdio_reset(struct mii_dev *bus)
123{
124 struct udevice *dev = bus->priv;
125
126 return __dw_mdio_reset(dev);
127}
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100128#endif
129
Neil Armstrong47318c92021-02-24 15:02:39 +0100130#if IS_ENABLED(CONFIG_DM_MDIO)
131int designware_eth_mdio_read(struct udevice *mdio_dev, int addr, int devad, int reg)
132{
133 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
134
135 return dw_mdio_read(pdata->mii_bus, addr, devad, reg);
136}
137
138int designware_eth_mdio_write(struct udevice *mdio_dev, int addr, int devad, int reg, u16 val)
139{
140 struct mdio_perdev_priv *pdata = dev_get_uclass_priv(mdio_dev);
141
142 return dw_mdio_write(pdata->mii_bus, addr, devad, reg, val);
143}
144
145#if CONFIG_IS_ENABLED(DM_GPIO)
146int designware_eth_mdio_reset(struct udevice *mdio_dev)
147{
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200148 struct mdio_perdev_priv *mdio_pdata = dev_get_uclass_priv(mdio_dev);
149 struct udevice *dev = mdio_pdata->mii_bus->priv;
Neil Armstrong47318c92021-02-24 15:02:39 +0100150
Neil Armstrong1188a6d2021-04-21 10:58:01 +0200151 return __dw_mdio_reset(dev->parent);
Neil Armstrong47318c92021-02-24 15:02:39 +0100152}
153#endif
154
155static const struct mdio_ops designware_eth_mdio_ops = {
156 .read = designware_eth_mdio_read,
157 .write = designware_eth_mdio_write,
158#if CONFIG_IS_ENABLED(DM_GPIO)
159 .reset = designware_eth_mdio_reset,
160#endif
161};
162
163static int designware_eth_mdio_probe(struct udevice *dev)
164{
165 /* Use the priv data of parent */
166 dev_set_priv(dev, dev_get_priv(dev->parent));
167
168 return 0;
169}
170
171U_BOOT_DRIVER(designware_eth_mdio) = {
172 .name = "eth_designware_mdio",
173 .id = UCLASS_MDIO,
174 .probe = designware_eth_mdio_probe,
175 .ops = &designware_eth_mdio_ops,
176 .plat_auto = sizeof(struct mdio_perdev_priv),
177};
178#endif
179
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100180static int dw_mdio_init(const char *name, void *priv)
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400181{
182 struct mii_dev *bus = mdio_alloc();
183
184 if (!bus) {
185 printf("Failed to allocate MDIO bus\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600186 return -ENOMEM;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400187 }
188
189 bus->read = dw_mdio_read;
190 bus->write = dw_mdio_write;
Ben Whitten34fd6c92015-12-30 13:05:58 +0000191 snprintf(bus->name, sizeof(bus->name), "%s", name);
Tom Rinie4bb4a22022-11-27 10:25:07 -0500192#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100193 bus->reset = dw_mdio_reset;
194#endif
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400195
Sjoerd Simons6eb44622016-02-28 22:24:55 +0100196 bus->priv = priv;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400197
198 return mdio_register(bus);
199}
Vipin Kumarb6c59992012-03-26 00:09:56 +0000200
Neil Armstrong47318c92021-02-24 15:02:39 +0100201#if IS_ENABLED(CONFIG_DM_MDIO)
202static int dw_dm_mdio_init(const char *name, void *priv)
203{
204 struct udevice *dev = priv;
205 ofnode node;
206 int ret;
207
208 ofnode_for_each_subnode(node, dev_ofnode(dev)) {
209 const char *subnode_name = ofnode_get_name(node);
210 struct udevice *mdiodev;
211
212 if (strcmp(subnode_name, "mdio"))
213 continue;
214
215 ret = device_bind_driver_to_node(dev, "eth_designware_mdio",
216 subnode_name, node, &mdiodev);
217 if (ret)
218 debug("%s: not able to bind mdio device node\n", __func__);
219
220 return 0;
221 }
222
223 printf("%s: mdio node is missing, registering legacy mdio bus", __func__);
224
225 return dw_mdio_init(name, priv);
226}
227#endif
228
Marek Vasut7d840832025-02-22 21:33:17 +0100229#if IS_ENABLED(CONFIG_BITBANGMII) && IS_ENABLED(CONFIG_DM_GPIO)
Marek Vasut183c10a2025-03-02 02:24:45 +0100230static int dw_eth_bb_mdio_active(struct mii_dev *miidev)
Marek Vasut7d840832025-02-22 21:33:17 +0100231{
Marek Vasut183c10a2025-03-02 02:24:45 +0100232 struct dw_eth_dev *priv = miidev->priv;
Marek Vasut7d840832025-02-22 21:33:17 +0100233 struct gpio_desc *desc = &priv->mdio_gpio;
234
235 desc->flags = 0;
236 dm_gpio_set_dir_flags(&priv->mdio_gpio, GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
237
238 return 0;
239}
240
Marek Vasut183c10a2025-03-02 02:24:45 +0100241static int dw_eth_bb_mdio_tristate(struct mii_dev *miidev)
Marek Vasut7d840832025-02-22 21:33:17 +0100242{
Marek Vasut183c10a2025-03-02 02:24:45 +0100243 struct dw_eth_dev *priv = miidev->priv;
Marek Vasut7d840832025-02-22 21:33:17 +0100244 struct gpio_desc *desc = &priv->mdio_gpio;
245
246 desc->flags = 0;
247 dm_gpio_set_dir_flags(&priv->mdio_gpio, GPIOD_IS_IN);
248
249 return 0;
250}
251
Marek Vasut183c10a2025-03-02 02:24:45 +0100252static int dw_eth_bb_set_mdio(struct mii_dev *miidev, int v)
Marek Vasut7d840832025-02-22 21:33:17 +0100253{
Marek Vasut183c10a2025-03-02 02:24:45 +0100254 struct dw_eth_dev *priv = miidev->priv;
Marek Vasut7d840832025-02-22 21:33:17 +0100255
256 if (v)
257 dm_gpio_set_value(&priv->mdio_gpio, 1);
258 else
259 dm_gpio_set_value(&priv->mdio_gpio, 0);
260
261 return 0;
262}
263
Marek Vasut183c10a2025-03-02 02:24:45 +0100264static int dw_eth_bb_get_mdio(struct mii_dev *miidev, int *v)
Marek Vasut7d840832025-02-22 21:33:17 +0100265{
Marek Vasut183c10a2025-03-02 02:24:45 +0100266 struct dw_eth_dev *priv = miidev->priv;
Marek Vasut7d840832025-02-22 21:33:17 +0100267
268 *v = dm_gpio_get_value(&priv->mdio_gpio);
269
270 return 0;
271}
272
Marek Vasut183c10a2025-03-02 02:24:45 +0100273static int dw_eth_bb_set_mdc(struct mii_dev *miidev, int v)
Marek Vasut7d840832025-02-22 21:33:17 +0100274{
Marek Vasut183c10a2025-03-02 02:24:45 +0100275 struct dw_eth_dev *priv = miidev->priv;
Marek Vasut7d840832025-02-22 21:33:17 +0100276
277 if (v)
278 dm_gpio_set_value(&priv->mdc_gpio, 1);
279 else
280 dm_gpio_set_value(&priv->mdc_gpio, 0);
281
282 return 0;
283}
284
Marek Vasut183c10a2025-03-02 02:24:45 +0100285static int dw_eth_bb_delay(struct mii_dev *miidev)
Marek Vasut7d840832025-02-22 21:33:17 +0100286{
Marek Vasut183c10a2025-03-02 02:24:45 +0100287 struct dw_eth_dev *priv = miidev->priv;
Marek Vasut7d840832025-02-22 21:33:17 +0100288
289 udelay(priv->bb_delay);
290 return 0;
291}
292
Marek Vasut3d5149c2025-03-02 02:24:42 +0100293static const struct bb_miiphy_bus_ops dw_eth_bb_miiphy_bus_ops = {
294 .mdio_active = dw_eth_bb_mdio_active,
295 .mdio_tristate = dw_eth_bb_mdio_tristate,
296 .set_mdio = dw_eth_bb_set_mdio,
297 .get_mdio = dw_eth_bb_get_mdio,
298 .set_mdc = dw_eth_bb_set_mdc,
299 .delay = dw_eth_bb_delay,
300};
301
Marek Vasut5814ed42025-03-02 02:24:43 +0100302static int dw_bb_miiphy_read(struct mii_dev *miidev, int addr,
303 int devad, int reg)
304{
Marek Vasut65867d32025-03-02 02:24:44 +0100305 return bb_miiphy_read(miidev, &dw_eth_bb_miiphy_bus_ops,
306 addr, devad, reg);
Marek Vasut5814ed42025-03-02 02:24:43 +0100307}
308
309static int dw_bb_miiphy_write(struct mii_dev *miidev, int addr,
310 int devad, int reg, u16 value)
311{
Marek Vasut65867d32025-03-02 02:24:44 +0100312 return bb_miiphy_write(miidev, &dw_eth_bb_miiphy_bus_ops,
313 addr, devad, reg, value);
Marek Vasut5814ed42025-03-02 02:24:43 +0100314}
315
Marek Vasut46f02ca2025-02-22 21:33:21 +0100316static int dw_bb_mdio_init(const char *name, struct udevice *dev)
317{
318 struct dw_eth_dev *dwpriv = dev_get_priv(dev);
Marek Vasutbbadd242025-03-02 02:24:47 +0100319 struct mii_dev *bus = mdio_alloc();
Marek Vasut46f02ca2025-02-22 21:33:21 +0100320 int ret;
321
Marek Vasutbbadd242025-03-02 02:24:47 +0100322 if (!bus) {
Marek Vasut46f02ca2025-02-22 21:33:21 +0100323 printf("Failed to allocate MDIO bus\n");
324 return -ENOMEM;
325 }
326
327 debug("\n%s: use bitbang mii..\n", dev->name);
328 ret = gpio_request_by_name(dev, "snps,mdc-gpio", 0,
329 &dwpriv->mdc_gpio,
330 GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
331 if (ret) {
332 debug("no mdc-gpio\n");
333 return ret;
334 }
335 ret = gpio_request_by_name(dev, "snps,mdio-gpio", 0,
336 &dwpriv->mdio_gpio,
337 GPIOD_IS_OUT | GPIOD_IS_OUT_ACTIVE);
338 if (ret) {
339 debug("no mdio-gpio\n");
340 return ret;
341 }
342 dwpriv->bb_delay = dev_read_u32_default(dev, "snps,bitbang-delay", 1);
343
344 dwpriv->bus = bus;
345 dwpriv->dev = dev;
346
Marek Vasut46f02ca2025-02-22 21:33:21 +0100347 snprintf(bus->name, sizeof(bus->name), "%s", name);
Marek Vasut5814ed42025-03-02 02:24:43 +0100348 bus->read = dw_bb_miiphy_read;
349 bus->write = dw_bb_miiphy_write;
Marek Vasut46f02ca2025-02-22 21:33:21 +0100350#if CONFIG_IS_ENABLED(DM_GPIO)
351 bus->reset = dw_mdio_reset;
352#endif
353 bus->priv = dwpriv;
354
355 return mdio_register(bus);
356}
Marek Vasut7d840832025-02-22 21:33:17 +0100357#endif
358
Simon Glasse50c4d12015-04-05 16:07:40 -0600359static void tx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530360{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530361 struct eth_dma_regs *dma_p = priv->dma_regs_p;
362 struct dmamacdescr *desc_table_p = &priv->tx_mac_descrtable[0];
363 char *txbuffs = &priv->txbuffs[0];
364 struct dmamacdescr *desc_p;
365 u32 idx;
366
Tom Rini364d0022023-01-10 11:19:45 -0500367 for (idx = 0; idx < CFG_TX_DESCR_NUM; idx++) {
Vipin KUMAR1f873122010-06-29 10:53:34 +0530368 desc_p = &desc_table_p[idx];
Baruch Siachc00982a2023-10-25 11:08:44 +0300369 desc_p->dmamac_addr = dev_phys_to_bus(priv->dev,
370 (ulong)&txbuffs[idx * CFG_ETH_BUFSIZE]);
371 desc_p->dmamac_next = dev_phys_to_bus(priv->dev,
372 (ulong)&desc_table_p[idx + 1]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530373
374#if defined(CONFIG_DW_ALTDESCRIPTOR)
375 desc_p->txrx_status &= ~(DESC_TXSTS_TXINT | DESC_TXSTS_TXLAST |
Marek Vasut4ab539a2015-12-20 03:59:23 +0100376 DESC_TXSTS_TXFIRST | DESC_TXSTS_TXCRCDIS |
377 DESC_TXSTS_TXCHECKINSCTRL |
Vipin KUMAR1f873122010-06-29 10:53:34 +0530378 DESC_TXSTS_TXRINGEND | DESC_TXSTS_TXPADDIS);
379
380 desc_p->txrx_status |= DESC_TXSTS_TXCHAIN;
381 desc_p->dmamac_cntl = 0;
382 desc_p->txrx_status &= ~(DESC_TXSTS_MSK | DESC_TXSTS_OWNBYDMA);
383#else
384 desc_p->dmamac_cntl = DESC_TXCTRL_TXCHAIN;
385 desc_p->txrx_status = 0;
386#endif
387 }
388
389 /* Correcting the last pointer of the chain */
Baruch Siachc00982a2023-10-25 11:08:44 +0300390 desc_p->dmamac_next = dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530391
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400392 /* Flush all Tx buffer descriptors at once */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200393 flush_dcache_range((ulong)priv->tx_mac_descrtable,
394 (ulong)priv->tx_mac_descrtable +
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400395 sizeof(priv->tx_mac_descrtable));
396
Baruch Siachc00982a2023-10-25 11:08:44 +0300397 writel(dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]),
398 &dma_p->txdesclistaddr);
Alexey Brodkin4695ddd2014-01-13 13:28:38 +0400399 priv->tx_currdescnum = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530400}
401
Simon Glasse50c4d12015-04-05 16:07:40 -0600402static void rx_descs_init(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530403{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530404 struct eth_dma_regs *dma_p = priv->dma_regs_p;
405 struct dmamacdescr *desc_table_p = &priv->rx_mac_descrtable[0];
406 char *rxbuffs = &priv->rxbuffs[0];
407 struct dmamacdescr *desc_p;
408 u32 idx;
409
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400410 /* Before passing buffers to GMAC we need to make sure zeros
411 * written there right after "priv" structure allocation were
412 * flushed into RAM.
413 * Otherwise there's a chance to get some of them flushed in RAM when
414 * GMAC is already pushing data to RAM via DMA. This way incoming from
415 * GMAC data will be corrupted. */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200416 flush_dcache_range((ulong)rxbuffs, (ulong)rxbuffs + RX_TOTAL_BUFSIZE);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400417
Tom Rini364d0022023-01-10 11:19:45 -0500418 for (idx = 0; idx < CFG_RX_DESCR_NUM; idx++) {
Vipin KUMAR1f873122010-06-29 10:53:34 +0530419 desc_p = &desc_table_p[idx];
Baruch Siachc00982a2023-10-25 11:08:44 +0300420 desc_p->dmamac_addr = dev_phys_to_bus(priv->dev,
421 (ulong)&rxbuffs[idx * CFG_ETH_BUFSIZE]);
422 desc_p->dmamac_next = dev_phys_to_bus(priv->dev,
423 (ulong)&desc_table_p[idx + 1]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530424
425 desc_p->dmamac_cntl =
Marek Vasut4ab539a2015-12-20 03:59:23 +0100426 (MAC_MAX_FRAME_SZ & DESC_RXCTRL_SIZE1MASK) |
Vipin KUMAR1f873122010-06-29 10:53:34 +0530427 DESC_RXCTRL_RXCHAIN;
428
429 desc_p->txrx_status = DESC_RXSTS_OWNBYDMA;
430 }
431
432 /* Correcting the last pointer of the chain */
Baruch Siachc00982a2023-10-25 11:08:44 +0300433 desc_p->dmamac_next = dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530434
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400435 /* Flush all Rx buffer descriptors at once */
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200436 flush_dcache_range((ulong)priv->rx_mac_descrtable,
437 (ulong)priv->rx_mac_descrtable +
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400438 sizeof(priv->rx_mac_descrtable));
439
Baruch Siachc00982a2023-10-25 11:08:44 +0300440 writel(dev_phys_to_bus(priv->dev, (ulong)&desc_table_p[0]),
441 &dma_p->rxdesclistaddr);
Alexey Brodkin4695ddd2014-01-13 13:28:38 +0400442 priv->rx_currdescnum = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530443}
444
Simon Glasse50c4d12015-04-05 16:07:40 -0600445static int _dw_write_hwaddr(struct dw_eth_dev *priv, u8 *mac_id)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530446{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400447 struct eth_mac_regs *mac_p = priv->mac_regs_p;
448 u32 macid_lo, macid_hi;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400449
450 macid_lo = mac_id[0] + (mac_id[1] << 8) + (mac_id[2] << 16) +
451 (mac_id[3] << 24);
452 macid_hi = mac_id[4] + (mac_id[5] << 8);
453
454 writel(macid_hi, &mac_p->macaddr0hi);
455 writel(macid_lo, &mac_p->macaddr0lo);
456
457 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530458}
459
Simon Glass4afa85e2017-01-11 11:46:08 +0100460static int dw_adjust_link(struct dw_eth_dev *priv, struct eth_mac_regs *mac_p,
461 struct phy_device *phydev)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530462{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400463 u32 conf = readl(&mac_p->conf) | FRAMEBURSTENABLE | DISABLERXOWN;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530464
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400465 if (!phydev->link) {
466 printf("%s: No link.\n", phydev->dev->name);
Simon Glass4afa85e2017-01-11 11:46:08 +0100467 return 0;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400468 }
Vipin KUMAR1f873122010-06-29 10:53:34 +0530469
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400470 if (phydev->speed != 1000)
471 conf |= MII_PORTSELECT;
Alexey Brodkina5e88192016-01-13 16:59:36 +0300472 else
473 conf &= ~MII_PORTSELECT;
Vipin Kumarf567e412012-12-13 17:22:51 +0530474
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400475 if (phydev->speed == 100)
476 conf |= FES_100;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530477
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400478 if (phydev->duplex)
479 conf |= FULLDPLXMODE;
Amit Virdi470e8842012-03-26 00:09:59 +0000480
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400481 writel(conf, &mac_p->conf);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530482
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400483 printf("Speed: %d, %s duplex%s\n", phydev->speed,
484 (phydev->duplex) ? "full" : "half",
485 (phydev->port == PORT_FIBRE) ? ", fiber mode" : "");
Simon Glass4afa85e2017-01-11 11:46:08 +0100486
Jim Liu4ef2a112024-04-08 16:50:17 +0800487#ifdef CONFIG_ARCH_NPCM8XX
Jim Liu0c05b902025-02-11 10:02:01 +0800488 if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
489 unsigned int start;
490
491 /* Indirect access to VR_MII_MMD registers */
492 writew((VR_MII_MMD >> 9), PCS_BA + PCS_IND_AC);
493 /* Set PCS_Mode to SGMII */
494 clrsetbits_le16(PCS_BA + VR_MII_MMD_AN_CTRL, BIT(1), BIT(2));
495 /* Set Auto Speed Mode Change */
496 setbits_le16(PCS_BA + VR_MII_MMD_CTRL1, BIT(9));
497 /* Indirect access to SR_MII_MMD registers */
498 writew((SR_MII_MMD >> 9), PCS_BA + PCS_IND_AC);
499 /* Restart Auto-Negotiation */
500 setbits_le16(PCS_BA + SR_MII_MMD_CTRL, BIT(9) | BIT(12));
501
502 printf("SGMII PHY Wait for link up \n");
503 /* SGMII PHY Wait for link up */
504 start = get_timer(0);
505 while (!(readw(PCS_BA + SR_MII_MMD_STS) & BIT(2))) {
506 if (get_timer(start) >= LINK_UP_TIMEOUT) {
507 printf("PHY link up timeout\n");
508 return -ETIMEDOUT;
509 }
510 mdelay(1);
511 };
512 }
Jim Liu4ef2a112024-04-08 16:50:17 +0800513 /* Pass all Multicast Frames */
514 setbits_le32(&mac_p->framefilt, BIT(4));
Jim Liu4ef2a112024-04-08 16:50:17 +0800515#endif
Jim Liu0c05b902025-02-11 10:02:01 +0800516
Simon Glass4afa85e2017-01-11 11:46:08 +0100517 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530518}
519
Simon Glasse50c4d12015-04-05 16:07:40 -0600520static void _dw_eth_halt(struct dw_eth_dev *priv)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530521{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530522 struct eth_mac_regs *mac_p = priv->mac_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400523 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530524
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400525 writel(readl(&mac_p->conf) & ~(RXENABLE | TXENABLE), &mac_p->conf);
526 writel(readl(&dma_p->opmode) & ~(RXSTART | TXSTART), &dma_p->opmode);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530527
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400528 phy_shutdown(priv->phydev);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530529}
530
Simon Glassc154fc02017-01-11 11:46:10 +0100531int designware_eth_init(struct dw_eth_dev *priv, u8 *enetaddr)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530532{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530533 struct eth_mac_regs *mac_p = priv->mac_regs_p;
534 struct eth_dma_regs *dma_p = priv->dma_regs_p;
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400535 unsigned int start;
Simon Glasse50c4d12015-04-05 16:07:40 -0600536 int ret;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530537
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400538 writel(readl(&dma_p->busmode) | DMAMAC_SRST, &dma_p->busmode);
Vipin Kumarb6c59992012-03-26 00:09:56 +0000539
Quentin Schulz7f920dd2018-06-04 12:17:33 +0200540 /*
541 * When a MII PHY is used, we must set the PS bit for the DMA
542 * reset to succeed.
543 */
544 if (priv->phydev->interface == PHY_INTERFACE_MODE_MII)
545 writel(readl(&mac_p->conf) | MII_PORTSELECT, &mac_p->conf);
546 else
547 writel(readl(&mac_p->conf) & ~MII_PORTSELECT, &mac_p->conf);
548
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400549 start = get_timer(0);
550 while (readl(&dma_p->busmode) & DMAMAC_SRST) {
Tom Rini364d0022023-01-10 11:19:45 -0500551 if (get_timer(start) >= CFG_MACRESET_TIMEOUT) {
Alexey Brodkin71eccc32015-01-13 17:10:24 +0300552 printf("DMA reset timeout\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600553 return -ETIMEDOUT;
Alexey Brodkin71eccc32015-01-13 17:10:24 +0300554 }
Stefan Roesed27e86c2012-05-07 12:04:25 +0200555
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400556 mdelay(100);
557 };
Vipin KUMAR1f873122010-06-29 10:53:34 +0530558
Bin Meng2ddfa2a2015-06-15 18:40:19 +0800559 /*
560 * Soft reset above clears HW address registers.
561 * So we have to set it here once again.
562 */
563 _dw_write_hwaddr(priv, enetaddr);
564
Simon Glasse50c4d12015-04-05 16:07:40 -0600565 rx_descs_init(priv);
566 tx_descs_init(priv);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530567
Ian Campbell4164b742014-05-08 22:26:35 +0100568 writel(FIXEDBURST | PRIORXTX_41 | DMA_PBL, &dma_p->busmode);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530569
Sonic Zhangb917b622015-01-29 14:38:50 +0800570#ifndef CONFIG_DW_MAC_FORCE_THRESHOLD_MODE
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400571 writel(readl(&dma_p->opmode) | FLUSHTXFIFO | STOREFORWARD,
572 &dma_p->opmode);
Sonic Zhangb917b622015-01-29 14:38:50 +0800573#else
574 writel(readl(&dma_p->opmode) | FLUSHTXFIFO,
575 &dma_p->opmode);
576#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +0530577
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400578 writel(readl(&dma_p->opmode) | RXSTART | TXSTART, &dma_p->opmode);
Vipin Kumar7443d602012-05-07 13:06:44 +0530579
Sonic Zhang962c95c2015-01-29 13:37:31 +0800580#ifdef CONFIG_DW_AXI_BURST_LEN
581 writel((CONFIG_DW_AXI_BURST_LEN & 0x1FF >> 1), &dma_p->axibus);
582#endif
583
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400584 /* Start up the PHY */
Simon Glasse50c4d12015-04-05 16:07:40 -0600585 ret = phy_startup(priv->phydev);
586 if (ret) {
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400587 printf("Could not initialize PHY %s\n",
588 priv->phydev->dev->name);
Simon Glasse50c4d12015-04-05 16:07:40 -0600589 return ret;
Vipin Kumar7443d602012-05-07 13:06:44 +0530590 }
591
Simon Glass4afa85e2017-01-11 11:46:08 +0100592 ret = dw_adjust_link(priv, mac_p, priv->phydev);
593 if (ret)
594 return ret;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530595
Simon Glass3240e942017-01-11 11:46:09 +0100596 return 0;
597}
598
Simon Glassc154fc02017-01-11 11:46:10 +0100599int designware_eth_enable(struct dw_eth_dev *priv)
Simon Glass3240e942017-01-11 11:46:09 +0100600{
601 struct eth_mac_regs *mac_p = priv->mac_regs_p;
602
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400603 if (!priv->phydev->link)
Simon Glasse50c4d12015-04-05 16:07:40 -0600604 return -EIO;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530605
Armando Visconti038c9d52012-03-26 00:09:55 +0000606 writel(readl(&mac_p->conf) | RXENABLE | TXENABLE, &mac_p->conf);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530607
608 return 0;
609}
610
Florian Fainelli65f686b2017-12-09 14:59:55 -0800611#define ETH_ZLEN 60
612
Simon Glasse50c4d12015-04-05 16:07:40 -0600613static int _dw_eth_send(struct dw_eth_dev *priv, void *packet, int length)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530614{
Vipin KUMAR1f873122010-06-29 10:53:34 +0530615 struct eth_dma_regs *dma_p = priv->dma_regs_p;
616 u32 desc_num = priv->tx_currdescnum;
617 struct dmamacdescr *desc_p = &priv->tx_mac_descrtable[desc_num];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200618 ulong desc_start = (ulong)desc_p;
619 ulong desc_end = desc_start +
Marek Vasut15193042014-09-15 01:05:23 +0200620 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Baruch Siachc00982a2023-10-25 11:08:44 +0300621 ulong data_start = dev_bus_to_phys(priv->dev, desc_p->dmamac_addr);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200622 ulong data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
Ian Campbell0e690fd2014-05-08 22:26:33 +0100623 /*
624 * Strictly we only need to invalidate the "txrx_status" field
625 * for the following check, but on some platforms we cannot
Marek Vasut15193042014-09-15 01:05:23 +0200626 * invalidate only 4 bytes, so we flush the entire descriptor,
627 * which is 16 bytes in total. This is safe because the
628 * individual descriptors in the array are each aligned to
629 * ARCH_DMA_MINALIGN and padded appropriately.
Ian Campbell0e690fd2014-05-08 22:26:33 +0100630 */
Marek Vasut15193042014-09-15 01:05:23 +0200631 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400632
Vipin KUMAR1f873122010-06-29 10:53:34 +0530633 /* Check if the descriptor is owned by CPU */
634 if (desc_p->txrx_status & DESC_TXSTS_OWNBYDMA) {
635 printf("CPU not owner of tx frame\n");
Simon Glasse50c4d12015-04-05 16:07:40 -0600636 return -EPERM;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530637 }
638
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200639 memcpy((void *)data_start, packet, length);
Simon Goldschmidt80385de2018-11-17 10:24:42 +0100640 if (length < ETH_ZLEN) {
641 memset(&((char *)data_start)[length], 0, ETH_ZLEN - length);
642 length = ETH_ZLEN;
643 }
Vipin KUMAR1f873122010-06-29 10:53:34 +0530644
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400645 /* Flush data to be sent */
Marek Vasut15193042014-09-15 01:05:23 +0200646 flush_dcache_range(data_start, data_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400647
Vipin KUMAR1f873122010-06-29 10:53:34 +0530648#if defined(CONFIG_DW_ALTDESCRIPTOR)
649 desc_p->txrx_status |= DESC_TXSTS_TXFIRST | DESC_TXSTS_TXLAST;
Simon Goldschmidte2d0a7c2018-11-17 10:24:41 +0100650 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
651 ((length << DESC_TXCTRL_SIZE1SHFT) &
652 DESC_TXCTRL_SIZE1MASK);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530653
654 desc_p->txrx_status &= ~(DESC_TXSTS_MSK);
655 desc_p->txrx_status |= DESC_TXSTS_OWNBYDMA;
656#else
Simon Goldschmidte2d0a7c2018-11-17 10:24:41 +0100657 desc_p->dmamac_cntl = (desc_p->dmamac_cntl & ~DESC_TXCTRL_SIZE1MASK) |
658 ((length << DESC_TXCTRL_SIZE1SHFT) &
659 DESC_TXCTRL_SIZE1MASK) | DESC_TXCTRL_TXLAST |
660 DESC_TXCTRL_TXFIRST;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530661
662 desc_p->txrx_status = DESC_TXSTS_OWNBYDMA;
663#endif
664
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400665 /* Flush modified buffer descriptor */
Marek Vasut15193042014-09-15 01:05:23 +0200666 flush_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400667
Vipin KUMAR1f873122010-06-29 10:53:34 +0530668 /* Test the wrap-around condition. */
Tom Rini364d0022023-01-10 11:19:45 -0500669 if (++desc_num >= CFG_TX_DESCR_NUM)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530670 desc_num = 0;
671
672 priv->tx_currdescnum = desc_num;
673
674 /* Start the transmission */
675 writel(POLL_DATA, &dma_p->txpolldemand);
676
677 return 0;
678}
679
Simon Glass90e627b2015-04-05 16:07:41 -0600680static int _dw_eth_recv(struct dw_eth_dev *priv, uchar **packetp)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530681{
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400682 u32 status, desc_num = priv->rx_currdescnum;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530683 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Simon Glass90e627b2015-04-05 16:07:41 -0600684 int length = -EAGAIN;
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200685 ulong desc_start = (ulong)desc_p;
686 ulong desc_end = desc_start +
Marek Vasut15193042014-09-15 01:05:23 +0200687 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Baruch Siachc00982a2023-10-25 11:08:44 +0300688 ulong data_start = dev_bus_to_phys(priv->dev, desc_p->dmamac_addr);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200689 ulong data_end;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530690
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400691 /* Invalidate entire buffer descriptor */
Marek Vasut15193042014-09-15 01:05:23 +0200692 invalidate_dcache_range(desc_start, desc_end);
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400693
694 status = desc_p->txrx_status;
695
Vipin KUMAR1f873122010-06-29 10:53:34 +0530696 /* Check if the owner is the CPU */
697 if (!(status & DESC_RXSTS_OWNBYDMA)) {
698
Marek Vasut4ab539a2015-12-20 03:59:23 +0100699 length = (status & DESC_RXSTS_FRMLENMSK) >>
Vipin KUMAR1f873122010-06-29 10:53:34 +0530700 DESC_RXSTS_FRMLENSHFT;
701
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400702 /* Invalidate received data */
Marek Vasut15193042014-09-15 01:05:23 +0200703 data_end = data_start + roundup(length, ARCH_DMA_MINALIGN);
704 invalidate_dcache_range(data_start, data_end);
Baruch Siachc00982a2023-10-25 11:08:44 +0300705 *packetp = (uchar *)(ulong)dev_bus_to_phys(priv->dev,
706 desc_p->dmamac_addr);
Simon Glass90e627b2015-04-05 16:07:41 -0600707 }
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400708
Simon Glass90e627b2015-04-05 16:07:41 -0600709 return length;
710}
Vipin KUMAR1f873122010-06-29 10:53:34 +0530711
Simon Glass90e627b2015-04-05 16:07:41 -0600712static int _dw_free_pkt(struct dw_eth_dev *priv)
713{
714 u32 desc_num = priv->rx_currdescnum;
715 struct dmamacdescr *desc_p = &priv->rx_mac_descrtable[desc_num];
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200716 ulong desc_start = (ulong)desc_p;
717 ulong desc_end = desc_start +
Simon Glass90e627b2015-04-05 16:07:41 -0600718 roundup(sizeof(*desc_p), ARCH_DMA_MINALIGN);
Jim Liu1f031a02024-04-08 16:49:02 +0800719 ulong data_start = desc_p->dmamac_addr;
720 ulong data_end = data_start + roundup(CFG_ETH_BUFSIZE, ARCH_DMA_MINALIGN);
721
722 /* Invalidate the descriptor buffer data */
723 invalidate_dcache_range(data_start, data_end);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530724
Simon Glass90e627b2015-04-05 16:07:41 -0600725 /*
726 * Make the current descriptor valid again and go to
727 * the next one
728 */
729 desc_p->txrx_status |= DESC_RXSTS_OWNBYDMA;
Alexey Brodkin0d3b22e2014-01-22 20:49:09 +0400730
Simon Glass90e627b2015-04-05 16:07:41 -0600731 /* Flush only status field - others weren't changed */
732 flush_dcache_range(desc_start, desc_end);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530733
Simon Glass90e627b2015-04-05 16:07:41 -0600734 /* Test the wrap-around condition. */
Tom Rini364d0022023-01-10 11:19:45 -0500735 if (++desc_num >= CFG_RX_DESCR_NUM)
Simon Glass90e627b2015-04-05 16:07:41 -0600736 desc_num = 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530737 priv->rx_currdescnum = desc_num;
738
Simon Glass90e627b2015-04-05 16:07:41 -0600739 return 0;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530740}
741
Simon Glasse50c4d12015-04-05 16:07:40 -0600742static int dw_phy_init(struct dw_eth_dev *priv, void *dev)
Vipin KUMAR1f873122010-06-29 10:53:34 +0530743{
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400744 struct phy_device *phydev;
Neil Armstrong47318c92021-02-24 15:02:39 +0100745 int ret;
746
Jonas Karlman2603bbc2024-01-18 07:19:45 +0000747 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
748 eth_phy_set_mdio_bus(dev, NULL);
749
Tom Rinie4bb4a22022-11-27 10:25:07 -0500750#if IS_ENABLED(CONFIG_DM_MDIO)
Neil Armstrong47318c92021-02-24 15:02:39 +0100751 phydev = dm_eth_phy_connect(dev);
752 if (!phydev)
753 return -ENODEV;
754#else
755 int phy_addr = -1;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530756
Jonas Karlman2603bbc2024-01-18 07:19:45 +0000757 if (IS_ENABLED(CONFIG_DM_ETH_PHY))
758 phy_addr = eth_phy_get_addr(dev);
759
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400760#ifdef CONFIG_PHY_ADDR
Simon Goldschmidte1922c72019-07-15 21:53:05 +0200761 phy_addr = CONFIG_PHY_ADDR;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530762#endif
763
Simon Goldschmidte1922c72019-07-15 21:53:05 +0200764 phydev = phy_connect(priv->bus, phy_addr, dev, priv->interface);
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400765 if (!phydev)
Simon Glasse50c4d12015-04-05 16:07:40 -0600766 return -ENODEV;
Neil Armstrong47318c92021-02-24 15:02:39 +0100767#endif
Vipin KUMAR1f873122010-06-29 10:53:34 +0530768
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400769 phydev->supported &= PHY_GBIT_FEATURES;
Alexey Brodkina3d38742016-01-13 16:59:37 +0300770 if (priv->max_speed) {
771 ret = phy_set_supported(phydev, priv->max_speed);
772 if (ret)
773 return ret;
774 }
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400775 phydev->advertising = phydev->supported;
Vipin KUMAR1f873122010-06-29 10:53:34 +0530776
Alexey Brodkin9a0b1302014-01-22 20:54:06 +0400777 priv->phydev = phydev;
778 phy_config(phydev);
Vipin KUMAR1f873122010-06-29 10:53:34 +0530779
Simon Glasse50c4d12015-04-05 16:07:40 -0600780 return 0;
781}
Simon Glass90e627b2015-04-05 16:07:41 -0600782
Simon Glass90e627b2015-04-05 16:07:41 -0600783static int designware_eth_start(struct udevice *dev)
784{
Simon Glassfa20e932020-12-03 16:55:20 -0700785 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass3240e942017-01-11 11:46:09 +0100786 struct dw_eth_dev *priv = dev_get_priv(dev);
787 int ret;
Simon Glass90e627b2015-04-05 16:07:41 -0600788
Simon Glassc154fc02017-01-11 11:46:10 +0100789 ret = designware_eth_init(priv, pdata->enetaddr);
Simon Glass3240e942017-01-11 11:46:09 +0100790 if (ret)
791 return ret;
792 ret = designware_eth_enable(priv);
793 if (ret)
794 return ret;
795
796 return 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600797}
798
Simon Glassc154fc02017-01-11 11:46:10 +0100799int designware_eth_send(struct udevice *dev, void *packet, int length)
Simon Glass90e627b2015-04-05 16:07:41 -0600800{
801 struct dw_eth_dev *priv = dev_get_priv(dev);
802
803 return _dw_eth_send(priv, packet, length);
804}
805
Simon Glassc154fc02017-01-11 11:46:10 +0100806int designware_eth_recv(struct udevice *dev, int flags, uchar **packetp)
Simon Glass90e627b2015-04-05 16:07:41 -0600807{
808 struct dw_eth_dev *priv = dev_get_priv(dev);
809
810 return _dw_eth_recv(priv, packetp);
811}
812
Simon Glassc154fc02017-01-11 11:46:10 +0100813int designware_eth_free_pkt(struct udevice *dev, uchar *packet, int length)
Simon Glass90e627b2015-04-05 16:07:41 -0600814{
815 struct dw_eth_dev *priv = dev_get_priv(dev);
816
817 return _dw_free_pkt(priv);
818}
819
Simon Glassc154fc02017-01-11 11:46:10 +0100820void designware_eth_stop(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600821{
822 struct dw_eth_dev *priv = dev_get_priv(dev);
823
824 return _dw_eth_halt(priv);
825}
826
Simon Glassc154fc02017-01-11 11:46:10 +0100827int designware_eth_write_hwaddr(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600828{
Simon Glassfa20e932020-12-03 16:55:20 -0700829 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass90e627b2015-04-05 16:07:41 -0600830 struct dw_eth_dev *priv = dev_get_priv(dev);
831
832 return _dw_write_hwaddr(priv, pdata->enetaddr);
833}
834
Bin Menged89bd72015-09-11 03:24:35 -0700835static int designware_eth_bind(struct udevice *dev)
836{
Simon Glass900f0da2021-08-01 18:54:34 -0600837 if (IS_ENABLED(CONFIG_PCI)) {
838 static int num_cards;
839 char name[20];
Bin Menged89bd72015-09-11 03:24:35 -0700840
Simon Glass900f0da2021-08-01 18:54:34 -0600841 /* Create a unique device name for PCI type devices */
842 if (device_is_on_pci_bus(dev)) {
843 sprintf(name, "eth_designware#%u", num_cards++);
844 device_set_name(dev, name);
845 }
Bin Menged89bd72015-09-11 03:24:35 -0700846 }
Bin Menged89bd72015-09-11 03:24:35 -0700847
848 return 0;
849}
850
Sjoerd Simons9cf8fd02017-01-11 11:46:07 +0100851int designware_eth_probe(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -0600852{
Simon Glassfa20e932020-12-03 16:55:20 -0700853 struct eth_pdata *pdata = dev_get_plat(dev);
Simon Glass90e627b2015-04-05 16:07:41 -0600854 struct dw_eth_dev *priv = dev_get_priv(dev);
Nils Le Roux56b37e72023-12-02 10:39:49 +0100855 phys_addr_t iobase = pdata->iobase;
856 void *ioaddr;
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200857 int ret, err;
Ley Foon Tan27d5c002018-06-14 18:45:23 +0800858 struct reset_ctl_bulk reset_bulk;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100859#ifdef CONFIG_CLK
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200860 int i, clock_nb;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100861
862 priv->clock_count = 0;
Patrick Delaunayd776a842020-09-25 09:41:14 +0200863 clock_nb = dev_count_phandle_with_args(dev, "clocks", "#clock-cells",
864 0);
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100865 if (clock_nb > 0) {
866 priv->clocks = devm_kcalloc(dev, clock_nb, sizeof(struct clk),
867 GFP_KERNEL);
868 if (!priv->clocks)
869 return -ENOMEM;
870
871 for (i = 0; i < clock_nb; i++) {
872 err = clk_get_by_index(dev, i, &priv->clocks[i]);
873 if (err < 0)
874 break;
875
876 err = clk_enable(&priv->clocks[i]);
Eugeniy Paltsev11e754e2018-02-06 17:12:09 +0300877 if (err && err != -ENOSYS && err != -ENOTSUPP) {
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100878 pr_err("failed to enable clock %d\n", i);
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100879 goto clk_err;
880 }
881 priv->clock_count++;
882 }
883 } else if (clock_nb != -ENOENT) {
884 pr_err("failed to get clock phandle(%d)\n", clock_nb);
885 return clock_nb;
886 }
887#endif
Simon Glass90e627b2015-04-05 16:07:41 -0600888
Jacob Chen7ceacea2017-03-27 16:54:17 +0800889#if defined(CONFIG_DM_REGULATOR)
890 struct udevice *phy_supply;
891
892 ret = device_get_supply_regulator(dev, "phy-supply",
893 &phy_supply);
894 if (ret) {
895 debug("%s: No phy supply\n", dev->name);
896 } else {
897 ret = regulator_set_enable(phy_supply, true);
898 if (ret) {
899 puts("Error enabling phy supply\n");
900 return ret;
901 }
Michael Changb083ea42025-02-05 10:01:06 +0800902#if IS_ENABLED(CONFIG_ARCH_NPCM8XX)
903 int phy_uv;
904
905 phy_uv = dev_read_u32_default(dev, "phy-supply-microvolt", 0);
906 if (phy_uv) {
907 ret = regulator_set_value(phy_supply, phy_uv);
908 if (ret) {
909 puts("Error setting phy voltage\n");
910 return ret;
911 }
912 }
913#endif
Jacob Chen7ceacea2017-03-27 16:54:17 +0800914 }
915#endif
916
Ley Foon Tan27d5c002018-06-14 18:45:23 +0800917 ret = reset_get_bulk(dev, &reset_bulk);
918 if (ret)
919 dev_warn(dev, "Can't get reset: %d\n", ret);
920 else
921 reset_deassert_bulk(&reset_bulk);
922
Bin Menged89bd72015-09-11 03:24:35 -0700923 /*
924 * If we are on PCI bus, either directly attached to a PCI root port,
Simon Glass71fa5b42020-12-03 16:55:18 -0700925 * or via a PCI bridge, fill in plat before we probe the hardware.
Bin Menged89bd72015-09-11 03:24:35 -0700926 */
Simon Glass900f0da2021-08-01 18:54:34 -0600927 if (IS_ENABLED(CONFIG_PCI) && device_is_on_pci_bus(dev)) {
Nils Le Roux56b37e72023-12-02 10:39:49 +0100928 u32 pcibase;
Bin Menged89bd72015-09-11 03:24:35 -0700929
Nils Le Roux56b37e72023-12-02 10:39:49 +0100930 dm_pci_read_config32(dev, PCI_BASE_ADDRESS_0, &pcibase);
931 pcibase &= PCI_BASE_ADDRESS_MEM_MASK;
932
933 iobase = dm_pci_mem_to_phys(dev, pcibase);
Bin Menged89bd72015-09-11 03:24:35 -0700934 pdata->iobase = iobase;
935 pdata->phy_interface = PHY_INTERFACE_MODE_RMII;
936 }
Bin Menged89bd72015-09-11 03:24:35 -0700937
Nils Le Roux56b37e72023-12-02 10:39:49 +0100938 debug("%s, iobase=%pa, priv=%p\n", __func__, &iobase, priv);
939 ioaddr = phys_to_virt(iobase);
Beniamino Galvani3bfa65c2016-05-08 08:30:15 +0200940 priv->mac_regs_p = (struct eth_mac_regs *)ioaddr;
941 priv->dma_regs_p = (struct eth_dma_regs *)(ioaddr + DW_DMA_BASE_OFFSET);
Simon Glass90e627b2015-04-05 16:07:41 -0600942 priv->interface = pdata->phy_interface;
Alexey Brodkina3d38742016-01-13 16:59:37 +0300943 priv->max_speed = pdata->max_speed;
Simon Glass90e627b2015-04-05 16:07:41 -0600944
Michael Chang7af30d62025-01-17 18:45:40 +0800945#if IS_ENABLED(CONFIG_BITBANGMII) && IS_ENABLED(CONFIG_DM_GPIO)
Marek Vasutbbadd242025-03-02 02:24:47 +0100946 if (dev_read_bool(dev, "snps,bitbang-mii")) {
Marek Vasut46f02ca2025-02-22 21:33:21 +0100947 ret = dw_bb_mdio_init(dev->name, dev);
Michael Chang7af30d62025-01-17 18:45:40 +0800948 if (ret) {
Marek Vasut46f02ca2025-02-22 21:33:21 +0100949 err = ret;
950 goto mdio_err;
Michael Chang7af30d62025-01-17 18:45:40 +0800951 }
Marek Vasut46f02ca2025-02-22 21:33:21 +0100952 } else
953#endif
954 {
955#if IS_ENABLED(CONFIG_DM_MDIO)
956 ret = dw_dm_mdio_init(dev->name, dev);
957#else
958 ret = dw_mdio_init(dev->name, dev);
959#endif
Michael Chang7af30d62025-01-17 18:45:40 +0800960 if (ret) {
Marek Vasut46f02ca2025-02-22 21:33:21 +0100961 err = ret;
962 goto mdio_err;
Michael Chang7af30d62025-01-17 18:45:40 +0800963 }
Marek Vasut46f02ca2025-02-22 21:33:21 +0100964 priv->bus = miiphy_get_dev_by_name(dev->name);
965 priv->dev = dev;
Michael Chang7af30d62025-01-17 18:45:40 +0800966 }
Marek Vasut46f02ca2025-02-22 21:33:21 +0100967
Simon Glass90e627b2015-04-05 16:07:41 -0600968 ret = dw_phy_init(priv, dev);
969 debug("%s, ret=%d\n", __func__, ret);
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200970 if (!ret)
971 return 0;
Simon Glass90e627b2015-04-05 16:07:41 -0600972
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200973 /* continue here for cleanup if no PHY found */
974 err = ret;
975 mdio_unregister(priv->bus);
Marek Vasutbbadd242025-03-02 02:24:47 +0100976 mdio_free(priv->bus);
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200977mdio_err:
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100978
979#ifdef CONFIG_CLK
980clk_err:
981 ret = clk_release_all(priv->clocks, priv->clock_count);
982 if (ret)
983 pr_err("failed to disable all clocks\n");
984
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100985#endif
Simon Goldschmidt313b9662019-07-12 21:07:03 +0200986 return err;
Simon Glass90e627b2015-04-05 16:07:41 -0600987}
988
Bin Mengf0f02772015-10-07 21:32:38 -0700989static int designware_eth_remove(struct udevice *dev)
990{
991 struct dw_eth_dev *priv = dev_get_priv(dev);
992
993 free(priv->phydev);
994 mdio_unregister(priv->bus);
995 mdio_free(priv->bus);
996
Patrice Chotardeebcf8c2017-11-29 09:06:11 +0100997#ifdef CONFIG_CLK
998 return clk_release_all(priv->clocks, priv->clock_count);
999#else
Bin Mengf0f02772015-10-07 21:32:38 -07001000 return 0;
Patrice Chotardeebcf8c2017-11-29 09:06:11 +01001001#endif
Bin Mengf0f02772015-10-07 21:32:38 -07001002}
1003
Sjoerd Simons9cf8fd02017-01-11 11:46:07 +01001004const struct eth_ops designware_eth_ops = {
Simon Glass90e627b2015-04-05 16:07:41 -06001005 .start = designware_eth_start,
1006 .send = designware_eth_send,
1007 .recv = designware_eth_recv,
1008 .free_pkt = designware_eth_free_pkt,
1009 .stop = designware_eth_stop,
1010 .write_hwaddr = designware_eth_write_hwaddr,
1011};
1012
Simon Glassaad29ae2020-12-03 16:55:21 -07001013int designware_eth_of_to_plat(struct udevice *dev)
Simon Glass90e627b2015-04-05 16:07:41 -06001014{
Simon Glassfa20e932020-12-03 16:55:20 -07001015 struct dw_eth_pdata *dw_pdata = dev_get_plat(dev);
Simon Glassfa4689a2019-12-06 21:41:35 -07001016#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001017 struct dw_eth_dev *priv = dev_get_priv(dev);
Alexey Brodkin57a37bc2016-06-27 13:17:51 +03001018#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001019 struct eth_pdata *pdata = &dw_pdata->eth_pdata;
Simon Glassfa4689a2019-12-06 21:41:35 -07001020#if CONFIG_IS_ENABLED(DM_GPIO)
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001021 int reset_flags = GPIOD_IS_OUT;
Alexey Brodkin57a37bc2016-06-27 13:17:51 +03001022#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001023 int ret = 0;
Simon Glass90e627b2015-04-05 16:07:41 -06001024
Philipp Tomsichdcf87632017-09-11 22:04:13 +02001025 pdata->iobase = dev_read_addr(dev);
Marek BehĂșnbc194772022-04-07 00:33:01 +02001026 pdata->phy_interface = dev_read_phy_mode(dev);
Marek BehĂșn48631e42022-04-07 00:33:03 +02001027 if (pdata->phy_interface == PHY_INTERFACE_MODE_NA)
Simon Glass90e627b2015-04-05 16:07:41 -06001028 return -EINVAL;
Simon Glass90e627b2015-04-05 16:07:41 -06001029
Philipp Tomsichdcf87632017-09-11 22:04:13 +02001030 pdata->max_speed = dev_read_u32_default(dev, "max-speed", 0);
Alexey Brodkina3d38742016-01-13 16:59:37 +03001031
Simon Glassfa4689a2019-12-06 21:41:35 -07001032#if CONFIG_IS_ENABLED(DM_GPIO)
Philipp Tomsich150005b2017-06-07 18:46:01 +02001033 if (dev_read_bool(dev, "snps,reset-active-low"))
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001034 reset_flags |= GPIOD_ACTIVE_LOW;
1035
1036 ret = gpio_request_by_name(dev, "snps,reset-gpio", 0,
1037 &priv->reset_gpio, reset_flags);
1038 if (ret == 0) {
Philipp Tomsich150005b2017-06-07 18:46:01 +02001039 ret = dev_read_u32_array(dev, "snps,reset-delays-us",
1040 dw_pdata->reset_delays, 3);
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001041 } else if (ret == -ENOENT) {
1042 ret = 0;
1043 }
Alexey Brodkin57a37bc2016-06-27 13:17:51 +03001044#endif
Sjoerd Simons6eb44622016-02-28 22:24:55 +01001045
1046 return ret;
Simon Glass90e627b2015-04-05 16:07:41 -06001047}
1048
1049static const struct udevice_id designware_eth_ids[] = {
1050 { .compatible = "allwinner,sun7i-a20-gmac" },
Beniamino Galvani2fc2ef52016-08-16 11:49:50 +02001051 { .compatible = "amlogic,meson6-dwmac" },
Michael Kurz812962b2017-01-22 16:04:27 +01001052 { .compatible = "st,stm32-dwmac" },
Eugeniy Paltsev5738e942019-10-07 19:10:50 +03001053 { .compatible = "snps,arc-dwmac-3.70a" },
Kongyang Liu1fbf86c2024-04-20 15:00:27 +08001054 { .compatible = "sophgo,cv1800b-dwmac" },
Simon Glass90e627b2015-04-05 16:07:41 -06001055 { }
1056};
1057
Marek Vasut7e7e6172015-07-25 18:42:34 +02001058U_BOOT_DRIVER(eth_designware) = {
Simon Glass90e627b2015-04-05 16:07:41 -06001059 .name = "eth_designware",
1060 .id = UCLASS_ETH,
1061 .of_match = designware_eth_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -07001062 .of_to_plat = designware_eth_of_to_plat,
Bin Menged89bd72015-09-11 03:24:35 -07001063 .bind = designware_eth_bind,
Simon Glass90e627b2015-04-05 16:07:41 -06001064 .probe = designware_eth_probe,
Bin Mengf0f02772015-10-07 21:32:38 -07001065 .remove = designware_eth_remove,
Simon Glass90e627b2015-04-05 16:07:41 -06001066 .ops = &designware_eth_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -07001067 .priv_auto = sizeof(struct dw_eth_dev),
Simon Glass71fa5b42020-12-03 16:55:18 -07001068 .plat_auto = sizeof(struct dw_eth_pdata),
Simon Glass90e627b2015-04-05 16:07:41 -06001069 .flags = DM_FLAG_ALLOC_PRIV_DMA,
1070};
Bin Menged89bd72015-09-11 03:24:35 -07001071
1072static struct pci_device_id supported[] = {
1073 { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_QRK_EMAC) },
1074 { }
1075};
1076
1077U_BOOT_PCI_DEVICE(eth_designware, supported);