blob: 70f8455ddca470b7923df055bf1ad67e1930faf2 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00004 */
5
6#include <common.h>
Simon Glassf11478f2019-12-28 10:45:07 -07007#include <hang.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00008#include <asm/io.h>
9#include <asm/u-boot.h>
10#include <asm/utils.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000011#include <image.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000012#include <asm/arch/reset_manager.h>
13#include <spl.h>
Chin Liang See70fa4e72013-09-11 11:24:48 -050014#include <asm/arch/system_manager.h>
Chin Liang See6ae44732013-12-02 12:01:39 -060015#include <asm/arch/freeze_controller.h>
Chin Liang See112cb0d2014-07-22 04:28:35 -050016#include <asm/arch/clock_manager.h>
Tien Fong Cheef3f525c2017-12-05 15:58:08 +080017#include <asm/arch/misc.h>
Chin Liang See112cb0d2014-07-22 04:28:35 -050018#include <asm/arch/scan_manager.h>
Dinh Nguyenea344582015-03-30 17:01:08 -050019#include <asm/arch/sdram.h>
Ley Foon Tan9db517e2017-04-26 02:44:45 +080020#include <asm/sections.h>
Simon Goldschmidtbc698cc2018-08-13 09:33:47 +020021#include <debug_uart.h>
Ley Foon Tan9db517e2017-04-26 02:44:45 +080022#include <fdtdec.h>
23#include <watchdog.h>
Simon Goldschmidt24910c32019-04-16 22:04:39 +020024#include <dm/uclass.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000025
26DECLARE_GLOBAL_DATA_PTR;
27
Marek Vasut1a7728f2015-07-09 05:36:23 +020028u32 spl_boot_device(void)
29{
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080030 const u32 bsel = readl(socfpga_get_sysmgr_addr() +
31 SYSMGR_GEN5_BOOTINFO);
Marek Vasut46193c32015-07-21 16:11:16 +020032
Ley Foon Tan9db517e2017-04-26 02:44:45 +080033 switch (SYSMGR_GET_BOOTINFO_BSEL(bsel)) {
Marek Vasut46193c32015-07-21 16:11:16 +020034 case 0x1: /* FPGA (HPS2FPGA Bridge) */
35 return BOOT_DEVICE_RAM;
36 case 0x2: /* NAND Flash (1.8V) */
37 case 0x3: /* NAND Flash (3.0V) */
38 return BOOT_DEVICE_NAND;
39 case 0x4: /* SD/MMC External Transceiver (1.8V) */
40 case 0x5: /* SD/MMC Internal Transceiver (3.0V) */
Marek Vasut46193c32015-07-21 16:11:16 +020041 return BOOT_DEVICE_MMC1;
42 case 0x6: /* QSPI Flash (1.8V) */
43 case 0x7: /* QSPI Flash (3.0V) */
Marek Vasut46193c32015-07-21 16:11:16 +020044 return BOOT_DEVICE_SPI;
45 default:
46 printf("Invalid boot device (bsel=%08x)!\n", bsel);
47 hang();
48 }
Marek Vasut1029caf2015-07-10 00:04:23 +020049}
Ley Foon Tan3305ba72018-05-24 00:17:27 +080050
51#ifdef CONFIG_SPL_MMC_SUPPORT
52u32 spl_boot_mode(const u32 boot_device)
53{
Tien Fong Chee6091dd12019-01-23 14:20:05 +080054#if defined(CONFIG_SPL_FS_FAT) || defined(CONFIG_SPL_FS_EXT4)
Ley Foon Tan3305ba72018-05-24 00:17:27 +080055 return MMCSD_MODE_FS;
56#else
57 return MMCSD_MODE_RAW;
58#endif
59}
60#endif
Marek Vasut1029caf2015-07-10 00:04:23 +020061
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050062void board_init_f(ulong dummy)
63{
Marek Vasut1a7728f2015-07-09 05:36:23 +020064 const struct cm_config *cm_default_cfg = cm_get_default_config();
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050065 unsigned long reg;
Simon Goldschmidt17a1c612018-08-13 09:33:44 +020066 int ret;
Simon Goldschmidt24910c32019-04-16 22:04:39 +020067 struct udevice *dev;
Marek Vasut1a7728f2015-07-09 05:36:23 +020068
Ley Foon Tanfed4c952019-11-08 10:38:19 +080069 ret = spl_early_init();
70 if (ret)
71 hang();
72
73 socfpga_get_managers_addr();
74
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050075 /*
Ley Foon Tanfed4c952019-11-08 10:38:19 +080076 * Clear fake OCRAM ECC first as SBE
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050077 * and DBE might triggered during power on
78 */
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080079 reg = readl(socfpga_get_sysmgr_addr() + SYSMGR_GEN5_ECCGRP_OCRAM);
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050080 if (reg & SYSMGR_ECC_OCRAM_SERR)
81 writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN,
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080082 socfpga_get_sysmgr_addr() + SYSMGR_GEN5_ECCGRP_OCRAM);
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050083 if (reg & SYSMGR_ECC_OCRAM_DERR)
84 writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN,
Ley Foon Tan3d3a8602019-11-08 10:38:20 +080085 socfpga_get_sysmgr_addr() + SYSMGR_GEN5_ECCGRP_OCRAM);
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050086
Simon Goldschmidt8e302032018-08-13 21:34:35 +020087 socfpga_sdram_remap_zero();
Marek Vasut2880c112019-02-19 01:07:21 +010088 socfpga_pl310_clear();
Dinh Nguyene6a52ca2015-04-15 16:44:32 -050089
Chin Liang See6ae44732013-12-02 12:01:39 -060090 debug("Freezing all I/O banks\n");
91 /* freeze all IO banks */
92 sys_mgr_frzctrl_freeze_req();
93
Marek Vasut8784e7e2015-07-09 05:21:02 +020094 /* Put everything into reset but L4WD0. */
95 socfpga_per_reset_all();
Simon Goldschmidtda13a0a2018-10-10 14:55:23 +020096
97 if (!socfpga_is_booting_from_fpga()) {
98 /* Put FPGA bridges into reset too. */
99 socfpga_bridges_reset(1);
100 }
Marek Vasut8784e7e2015-07-09 05:21:02 +0200101
Marek Vasut75f6b5c2015-07-09 02:51:56 +0200102 socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0);
Dinh Nguyenb47180b2015-03-30 17:01:06 -0500103 timer_init();
104
Chin Liang Seecb350602014-03-04 22:13:53 -0600105 debug("Reconfigure Clock Manager\n");
106 /* reconfigure the PLLs */
Ley Foon Tanec6f8822017-04-26 02:44:33 +0800107 if (cm_basic_init(cm_default_cfg))
108 hang();
Chin Liang Seecb350602014-03-04 22:13:53 -0600109
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500110 /* Enable bootrom to configure IOs. */
Marek Vasut8306b1e2015-07-09 04:40:11 +0200111 sysmgr_config_warmrstcfgio(1);
Dinh Nguyen95a2fd32015-03-30 17:01:07 -0500112
Chin Liang See63550242014-06-10 01:17:42 -0500113 /* configure the IOCSR / IO buffer settings */
114 if (scan_mgr_configure_iocsr())
115 hang();
116
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200117 sysmgr_config_warmrstcfgio(0);
118
Chin Liang See70fa4e72013-09-11 11:24:48 -0500119 /* configure the pin muxing through system manager */
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200120 sysmgr_config_warmrstcfgio(1);
Chin Liang See70fa4e72013-09-11 11:24:48 -0500121 sysmgr_pinmux_init();
Marek Vasut6d4a4b42015-07-09 04:48:56 +0200122 sysmgr_config_warmrstcfgio(0);
123
Simon Goldschmidt635e2502019-05-13 21:16:43 +0200124 /* Set bridges handoff value */
Marek Vasut0b2502e2019-04-16 14:19:34 +0200125 socfpga_bridges_set_handoff_regs(true, true, true);
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000126
Chin Liang See6ae44732013-12-02 12:01:39 -0600127 debug("Unfreezing/Thaw all I/O banks\n");
128 /* unfreeze / thaw all IO banks */
129 sys_mgr_frzctrl_thaw_req();
130
Simon Goldschmidtbc698cc2018-08-13 09:33:47 +0200131#ifdef CONFIG_DEBUG_UART
132 socfpga_per_reset(SOCFPGA_RESET(UART0), 0);
133 debug_uart_init();
134#endif
135
Simon Goldschmidt24910c32019-04-16 22:04:39 +0200136 ret = uclass_get_device(UCLASS_RESET, 0, &dev);
137 if (ret)
138 debug("Reset init failed: %d\n", ret);
139
Marek Vasut8b3b8902019-11-20 22:36:24 +0100140#ifdef CONFIG_SPL_NAND_DENALI
141 struct socfpga_reset_manager *reset_manager_base =
142 (struct socfpga_reset_manager *)SOCFPGA_RSTMGR_ADDRESS;
143
144 clrbits_le32(&reset_manager_base->per_mod_reset, BIT(4));
145#endif
146
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000147 /* enable console uart printing */
148 preloader_console_init();
Dinh Nguyenea344582015-03-30 17:01:08 -0500149
Simon Goldschmidt24910c32019-04-16 22:04:39 +0200150 ret = uclass_get_device(UCLASS_RAM, 0, &dev);
151 if (ret) {
152 debug("DRAM init failed: %d\n", ret);
Dinh Nguyen66ea63f2015-03-30 17:01:15 -0500153 hang();
154 }
Dinh Nguyenad51f7c2012-10-04 06:46:02 +0000155}