Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2012 Altera Corporation <www.altera.com> |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <common.h> |
| 7 | #include <asm/io.h> |
| 8 | #include <asm/u-boot.h> |
| 9 | #include <asm/utils.h> |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 10 | #include <image.h> |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 11 | #include <asm/arch/reset_manager.h> |
| 12 | #include <spl.h> |
Chin Liang See | 70fa4e7 | 2013-09-11 11:24:48 -0500 | [diff] [blame] | 13 | #include <asm/arch/system_manager.h> |
Chin Liang See | 6ae4473 | 2013-12-02 12:01:39 -0600 | [diff] [blame] | 14 | #include <asm/arch/freeze_controller.h> |
Chin Liang See | 112cb0d | 2014-07-22 04:28:35 -0500 | [diff] [blame] | 15 | #include <asm/arch/clock_manager.h> |
Tien Fong Chee | f3f525c | 2017-12-05 15:58:08 +0800 | [diff] [blame] | 16 | #include <asm/arch/misc.h> |
Chin Liang See | 112cb0d | 2014-07-22 04:28:35 -0500 | [diff] [blame] | 17 | #include <asm/arch/scan_manager.h> |
Dinh Nguyen | ea34458 | 2015-03-30 17:01:08 -0500 | [diff] [blame] | 18 | #include <asm/arch/sdram.h> |
Ley Foon Tan | 9db517e | 2017-04-26 02:44:45 +0800 | [diff] [blame] | 19 | #include <asm/sections.h> |
Simon Goldschmidt | bc698cc | 2018-08-13 09:33:47 +0200 | [diff] [blame] | 20 | #include <debug_uart.h> |
Ley Foon Tan | 9db517e | 2017-04-26 02:44:45 +0800 | [diff] [blame] | 21 | #include <fdtdec.h> |
| 22 | #include <watchdog.h> |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 23 | |
| 24 | DECLARE_GLOBAL_DATA_PTR; |
| 25 | |
Ley Foon Tan | 9db517e | 2017-04-26 02:44:45 +0800 | [diff] [blame] | 26 | static const struct socfpga_system_manager *sysmgr_regs = |
Marek Vasut | 46193c3 | 2015-07-21 16:11:16 +0200 | [diff] [blame] | 27 | (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS; |
Marek Vasut | af65761 | 2015-07-09 05:15:40 +0200 | [diff] [blame] | 28 | |
Marek Vasut | 1a7728f | 2015-07-09 05:36:23 +0200 | [diff] [blame] | 29 | u32 spl_boot_device(void) |
| 30 | { |
Marek Vasut | 46193c3 | 2015-07-21 16:11:16 +0200 | [diff] [blame] | 31 | const u32 bsel = readl(&sysmgr_regs->bootinfo); |
| 32 | |
Ley Foon Tan | 9db517e | 2017-04-26 02:44:45 +0800 | [diff] [blame] | 33 | switch (SYSMGR_GET_BOOTINFO_BSEL(bsel)) { |
Marek Vasut | 46193c3 | 2015-07-21 16:11:16 +0200 | [diff] [blame] | 34 | case 0x1: /* FPGA (HPS2FPGA Bridge) */ |
| 35 | return BOOT_DEVICE_RAM; |
| 36 | case 0x2: /* NAND Flash (1.8V) */ |
| 37 | case 0x3: /* NAND Flash (3.0V) */ |
Marek Vasut | 796c4c2 | 2015-12-20 04:00:42 +0100 | [diff] [blame] | 38 | socfpga_per_reset(SOCFPGA_RESET(NAND), 0); |
Marek Vasut | 46193c3 | 2015-07-21 16:11:16 +0200 | [diff] [blame] | 39 | return BOOT_DEVICE_NAND; |
| 40 | case 0x4: /* SD/MMC External Transceiver (1.8V) */ |
| 41 | case 0x5: /* SD/MMC Internal Transceiver (3.0V) */ |
| 42 | socfpga_per_reset(SOCFPGA_RESET(SDMMC), 0); |
| 43 | socfpga_per_reset(SOCFPGA_RESET(DMA), 0); |
| 44 | return BOOT_DEVICE_MMC1; |
| 45 | case 0x6: /* QSPI Flash (1.8V) */ |
| 46 | case 0x7: /* QSPI Flash (3.0V) */ |
| 47 | socfpga_per_reset(SOCFPGA_RESET(QSPI), 0); |
| 48 | return BOOT_DEVICE_SPI; |
| 49 | default: |
| 50 | printf("Invalid boot device (bsel=%08x)!\n", bsel); |
| 51 | hang(); |
| 52 | } |
Marek Vasut | 1029caf | 2015-07-10 00:04:23 +0200 | [diff] [blame] | 53 | } |
Ley Foon Tan | 3305ba7 | 2018-05-24 00:17:27 +0800 | [diff] [blame] | 54 | |
| 55 | #ifdef CONFIG_SPL_MMC_SUPPORT |
| 56 | u32 spl_boot_mode(const u32 boot_device) |
| 57 | { |
| 58 | #if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT) |
| 59 | return MMCSD_MODE_FS; |
| 60 | #else |
| 61 | return MMCSD_MODE_RAW; |
| 62 | #endif |
| 63 | } |
| 64 | #endif |
Marek Vasut | 1029caf | 2015-07-10 00:04:23 +0200 | [diff] [blame] | 65 | |
Dinh Nguyen | e6a52ca | 2015-04-15 16:44:32 -0500 | [diff] [blame] | 66 | void board_init_f(ulong dummy) |
| 67 | { |
Marek Vasut | 1a7728f | 2015-07-09 05:36:23 +0200 | [diff] [blame] | 68 | const struct cm_config *cm_default_cfg = cm_get_default_config(); |
Marek Vasut | 1a7728f | 2015-07-09 05:36:23 +0200 | [diff] [blame] | 69 | unsigned long sdram_size; |
Dinh Nguyen | e6a52ca | 2015-04-15 16:44:32 -0500 | [diff] [blame] | 70 | unsigned long reg; |
Simon Goldschmidt | 17a1c61 | 2018-08-13 09:33:44 +0200 | [diff] [blame] | 71 | int ret; |
Marek Vasut | 1a7728f | 2015-07-09 05:36:23 +0200 | [diff] [blame] | 72 | |
Dinh Nguyen | e6a52ca | 2015-04-15 16:44:32 -0500 | [diff] [blame] | 73 | /* |
| 74 | * First C code to run. Clear fake OCRAM ECC first as SBE |
| 75 | * and DBE might triggered during power on |
| 76 | */ |
| 77 | reg = readl(&sysmgr_regs->eccgrp_ocram); |
| 78 | if (reg & SYSMGR_ECC_OCRAM_SERR) |
| 79 | writel(SYSMGR_ECC_OCRAM_SERR | SYSMGR_ECC_OCRAM_EN, |
| 80 | &sysmgr_regs->eccgrp_ocram); |
| 81 | if (reg & SYSMGR_ECC_OCRAM_DERR) |
| 82 | writel(SYSMGR_ECC_OCRAM_DERR | SYSMGR_ECC_OCRAM_EN, |
| 83 | &sysmgr_regs->eccgrp_ocram); |
| 84 | |
| 85 | memset(__bss_start, 0, __bss_end - __bss_start); |
| 86 | |
Simon Goldschmidt | 8e30203 | 2018-08-13 21:34:35 +0200 | [diff] [blame] | 87 | socfpga_sdram_remap_zero(); |
Dinh Nguyen | e6a52ca | 2015-04-15 16:44:32 -0500 | [diff] [blame] | 88 | |
Chin Liang See | 6ae4473 | 2013-12-02 12:01:39 -0600 | [diff] [blame] | 89 | debug("Freezing all I/O banks\n"); |
| 90 | /* freeze all IO banks */ |
| 91 | sys_mgr_frzctrl_freeze_req(); |
| 92 | |
Marek Vasut | 8784e7e | 2015-07-09 05:21:02 +0200 | [diff] [blame] | 93 | /* Put everything into reset but L4WD0. */ |
| 94 | socfpga_per_reset_all(); |
| 95 | /* Put FPGA bridges into reset too. */ |
| 96 | socfpga_bridges_reset(1); |
| 97 | |
Marek Vasut | 75f6b5c | 2015-07-09 02:51:56 +0200 | [diff] [blame] | 98 | socfpga_per_reset(SOCFPGA_RESET(SDR), 0); |
| 99 | socfpga_per_reset(SOCFPGA_RESET(UART0), 0); |
| 100 | socfpga_per_reset(SOCFPGA_RESET(OSC1TIMER0), 0); |
Dinh Nguyen | 2c6fca3 | 2015-03-30 17:01:05 -0500 | [diff] [blame] | 101 | |
Dinh Nguyen | b47180b | 2015-03-30 17:01:06 -0500 | [diff] [blame] | 102 | timer_init(); |
| 103 | |
Chin Liang See | cb35060 | 2014-03-04 22:13:53 -0600 | [diff] [blame] | 104 | debug("Reconfigure Clock Manager\n"); |
| 105 | /* reconfigure the PLLs */ |
Ley Foon Tan | ec6f882 | 2017-04-26 02:44:33 +0800 | [diff] [blame] | 106 | if (cm_basic_init(cm_default_cfg)) |
| 107 | hang(); |
Chin Liang See | cb35060 | 2014-03-04 22:13:53 -0600 | [diff] [blame] | 108 | |
Dinh Nguyen | 95a2fd3 | 2015-03-30 17:01:07 -0500 | [diff] [blame] | 109 | /* Enable bootrom to configure IOs. */ |
Marek Vasut | 8306b1e | 2015-07-09 04:40:11 +0200 | [diff] [blame] | 110 | sysmgr_config_warmrstcfgio(1); |
Dinh Nguyen | 95a2fd3 | 2015-03-30 17:01:07 -0500 | [diff] [blame] | 111 | |
Chin Liang See | 6355024 | 2014-06-10 01:17:42 -0500 | [diff] [blame] | 112 | /* configure the IOCSR / IO buffer settings */ |
| 113 | if (scan_mgr_configure_iocsr()) |
| 114 | hang(); |
| 115 | |
Marek Vasut | 6d4a4b4 | 2015-07-09 04:48:56 +0200 | [diff] [blame] | 116 | sysmgr_config_warmrstcfgio(0); |
| 117 | |
Chin Liang See | 70fa4e7 | 2013-09-11 11:24:48 -0500 | [diff] [blame] | 118 | /* configure the pin muxing through system manager */ |
Marek Vasut | 6d4a4b4 | 2015-07-09 04:48:56 +0200 | [diff] [blame] | 119 | sysmgr_config_warmrstcfgio(1); |
Chin Liang See | 70fa4e7 | 2013-09-11 11:24:48 -0500 | [diff] [blame] | 120 | sysmgr_pinmux_init(); |
Marek Vasut | 6d4a4b4 | 2015-07-09 04:48:56 +0200 | [diff] [blame] | 121 | sysmgr_config_warmrstcfgio(0); |
| 122 | |
Marek Vasut | 8784e7e | 2015-07-09 05:21:02 +0200 | [diff] [blame] | 123 | /* De-assert reset for peripherals and bridges based on handoff */ |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 124 | reset_deassert_peripherals_handoff(); |
Marek Vasut | 8784e7e | 2015-07-09 05:21:02 +0200 | [diff] [blame] | 125 | socfpga_bridges_reset(0); |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 126 | |
Chin Liang See | 6ae4473 | 2013-12-02 12:01:39 -0600 | [diff] [blame] | 127 | debug("Unfreezing/Thaw all I/O banks\n"); |
| 128 | /* unfreeze / thaw all IO banks */ |
| 129 | sys_mgr_frzctrl_thaw_req(); |
| 130 | |
Simon Goldschmidt | bc698cc | 2018-08-13 09:33:47 +0200 | [diff] [blame] | 131 | #ifdef CONFIG_DEBUG_UART |
| 132 | socfpga_per_reset(SOCFPGA_RESET(UART0), 0); |
| 133 | debug_uart_init(); |
| 134 | #endif |
| 135 | |
Simon Goldschmidt | 17a1c61 | 2018-08-13 09:33:44 +0200 | [diff] [blame] | 136 | ret = spl_early_init(); |
| 137 | if (ret) { |
| 138 | debug("spl_early_init() failed: %d\n", ret); |
| 139 | hang(); |
| 140 | } |
| 141 | |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 142 | /* enable console uart printing */ |
| 143 | preloader_console_init(); |
Dinh Nguyen | ea34458 | 2015-03-30 17:01:08 -0500 | [diff] [blame] | 144 | |
| 145 | if (sdram_mmr_init_full(0xffffffff) != 0) { |
| 146 | puts("SDRAM init failed.\n"); |
| 147 | hang(); |
| 148 | } |
| 149 | |
| 150 | debug("SDRAM: Calibrating PHY\n"); |
| 151 | /* SDRAM calibration */ |
| 152 | if (sdram_calibration_full() == 0) { |
| 153 | puts("SDRAM calibration failed.\n"); |
| 154 | hang(); |
| 155 | } |
Dinh Nguyen | 4b86cbb | 2015-03-30 17:01:09 -0500 | [diff] [blame] | 156 | |
| 157 | sdram_size = sdram_calculate_size(); |
| 158 | debug("SDRAM: %ld MiB\n", sdram_size >> 20); |
Dinh Nguyen | 66ea63f | 2015-03-30 17:01:15 -0500 | [diff] [blame] | 159 | |
| 160 | /* Sanity check ensure correct SDRAM size specified */ |
| 161 | if (get_ram_size(0, sdram_size) != sdram_size) { |
| 162 | puts("SDRAM size check failed!\n"); |
| 163 | hang(); |
| 164 | } |
Marek Vasut | 8784e7e | 2015-07-09 05:21:02 +0200 | [diff] [blame] | 165 | |
| 166 | socfpga_bridges_reset(1); |
Dinh Nguyen | ad51f7c | 2012-10-04 06:46:02 +0000 | [diff] [blame] | 167 | } |