blob: e038dc421ec314a9e4e108b7b6f3f2099a778acd [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01002/*
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01003 * (C) Copyright 2017 Jorge Ramirez-Ortiz <jorge.ramirez-ortiz@linaro.org>
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01004 */
Konrad Dybcio6c0b8442023-11-07 12:41:01 +00005#ifndef _CLOCK_QCOM_H
6#define _CLOCK_QCOM_H
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01007
Caleb Connolly7a632942023-11-07 12:41:02 +00008#include <asm/io.h>
Neil Armstrong56c08c72024-11-25 09:34:26 +01009#include <linux/bitfield.h>
Caleb Connolly7a632942023-11-07 12:41:02 +000010
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010011#define CFG_CLK_SRC_CXO (0 << 8)
12#define CFG_CLK_SRC_GPLL0 (1 << 8)
Caleb Connollye55fb902024-04-08 15:06:49 +020013#define CFG_CLK_SRC_GPLL0_AUX2 (2 << 8)
Varadarajan Narayanan065236d2025-02-26 12:15:01 +053014#define CFG_CLK_SRC_GPLL2 (2 << 8)
Caleb Connolly78672c62024-04-08 15:06:51 +020015#define CFG_CLK_SRC_GPLL9 (2 << 8)
Caleb Connollyd3114b32024-08-21 15:41:46 +020016#define CFG_CLK_SRC_GPLL0_ODD (3 << 8)
Caleb Connollye55fb902024-04-08 15:06:49 +020017#define CFG_CLK_SRC_GPLL6 (4 << 8)
18#define CFG_CLK_SRC_GPLL7 (3 << 8)
Caleb Connolly97268102024-04-09 20:03:04 +020019#define CFG_CLK_SRC_GPLL4 (5 << 8)
Dzmitry Sankouski038f2b92021-10-17 13:44:30 +030020#define CFG_CLK_SRC_GPLL0_EVEN (6 << 8)
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010021#define CFG_CLK_SRC_MASK (7 << 8)
22
Caleb Connollycbdad442024-04-03 14:07:40 +020023#define RCG_CFG_REG 0x4
24#define RCG_M_REG 0x8
25#define RCG_N_REG 0xc
26#define RCG_D_REG 0x10
27
Ramon Friedae299772018-05-16 12:13:39 +030028struct pll_vote_clk {
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010029 uintptr_t status;
30 int status_bit;
31 uintptr_t ena_vote;
32 int vote_bit;
33};
34
Ramon Friedae299772018-05-16 12:13:39 +030035struct vote_clk {
36 uintptr_t cbcr_reg;
37 uintptr_t ena_vote;
38 int vote_bit;
39};
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010040
Caleb Connolly397c84f2023-11-07 12:41:05 +000041struct freq_tbl {
42 uint freq;
43 uint src;
44 u8 pre_div;
45 u16 m;
46 u16 n;
47};
48
49#define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
50
Caleb Connolly7a632942023-11-07 12:41:02 +000051struct gate_clk {
52 uintptr_t reg;
53 u32 en_val;
54 const char *name;
55};
56
57#ifdef DEBUG
58#define GATE_CLK(clk, reg, val) [clk] = { reg, val, #clk }
59#else
60#define GATE_CLK(clk, reg, val) [clk] = { reg, val, NULL }
61#endif
62
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000063struct qcom_reset_map {
64 unsigned int reg;
65 u8 bit;
66};
67
Volodymyr Babchukaae46492024-03-11 21:33:45 +000068struct qcom_power_map {
69 unsigned int reg;
70};
71
Caleb Connolly10a0abb2023-11-07 12:41:03 +000072struct clk;
73
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000074struct msm_clk_data {
Volodymyr Babchukaae46492024-03-11 21:33:45 +000075 const struct qcom_power_map *power_domains;
76 unsigned long num_power_domains;
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000077 const struct qcom_reset_map *resets;
78 unsigned long num_resets;
Caleb Connolly7a632942023-11-07 12:41:02 +000079 const struct gate_clk *clks;
80 unsigned long num_clks;
Caleb Connolly10a0abb2023-11-07 12:41:03 +000081
Caleb Connolly86d28392024-08-19 21:34:17 +020082 const phys_addr_t *dbg_pll_addrs;
83 unsigned long num_plls;
84 const phys_addr_t *dbg_rcg_addrs;
85 unsigned long num_rcgs;
86 const char * const *dbg_rcg_names;
87
Caleb Connolly10a0abb2023-11-07 12:41:03 +000088 int (*enable)(struct clk *clk);
89 unsigned long (*set_rate)(struct clk *clk, unsigned long rate);
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000090};
91
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010092struct msm_clk_priv {
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000093 phys_addr_t base;
94 struct msm_clk_data *data;
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010095};
96
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000097int qcom_cc_bind(struct udevice *parent);
Ramon Friedae299772018-05-16 12:13:39 +030098void clk_enable_gpll0(phys_addr_t base, const struct pll_vote_clk *gpll0);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010099void clk_bcr_update(phys_addr_t apps_cmd_rgcr);
100void clk_enable_cbc(phys_addr_t cbcr);
Ramon Friedae299772018-05-16 12:13:39 +0300101void clk_enable_vote_clk(phys_addr_t base, const struct vote_clk *vclk);
Caleb Connolly397c84f2023-11-07 12:41:05 +0000102const struct freq_tbl *qcom_find_freq(const struct freq_tbl *f, uint rate);
Caleb Connollycbdad442024-04-03 14:07:40 +0200103void clk_rcg_set_rate_mnd(phys_addr_t base, uint32_t cmd_rcgr,
Caleb Connollyfbacc672023-11-07 12:41:04 +0000104 int div, int m, int n, int source, u8 mnd_width);
Caleb Connollycbdad442024-04-03 14:07:40 +0200105void clk_rcg_set_rate(phys_addr_t base, uint32_t cmd_rcgr, int div,
Sumit Garga3e804d2023-02-01 19:28:57 +0530106 int source);
Neil Armstrong56c08c72024-11-25 09:34:26 +0100107void clk_phy_mux_enable(phys_addr_t base, uint32_t cmd_rcgr, bool enabled);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100108
Caleb Connolly7a632942023-11-07 12:41:02 +0000109static inline void qcom_gate_clk_en(const struct msm_clk_priv *priv, unsigned long id)
110{
111 u32 val;
112 if (id >= priv->data->num_clks || priv->data->clks[id].reg == 0)
113 return;
114
115 val = readl(priv->base + priv->data->clks[id].reg);
116 writel(val | priv->data->clks[id].en_val, priv->base + priv->data->clks[id].reg);
117}
118
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100119#endif