blob: ec524157df2bb1d00758cbf429d9c1cd457022b1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01002/*
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01003 * (C) Copyright 2017 Jorge Ramirez-Ortiz <jorge.ramirez-ortiz@linaro.org>
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01004 */
Konrad Dybcio6c0b8442023-11-07 12:41:01 +00005#ifndef _CLOCK_QCOM_H
6#define _CLOCK_QCOM_H
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01007
Caleb Connolly7a632942023-11-07 12:41:02 +00008#include <asm/io.h>
9
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010010#define CFG_CLK_SRC_CXO (0 << 8)
11#define CFG_CLK_SRC_GPLL0 (1 << 8)
Caleb Connollye55fb902024-04-08 15:06:49 +020012#define CFG_CLK_SRC_GPLL0_AUX2 (2 << 8)
13#define CFG_CLK_SRC_GPLL6 (4 << 8)
14#define CFG_CLK_SRC_GPLL7 (3 << 8)
Dzmitry Sankouski038f2b92021-10-17 13:44:30 +030015#define CFG_CLK_SRC_GPLL0_EVEN (6 << 8)
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010016#define CFG_CLK_SRC_MASK (7 << 8)
17
Caleb Connollycbdad442024-04-03 14:07:40 +020018#define RCG_CFG_REG 0x4
19#define RCG_M_REG 0x8
20#define RCG_N_REG 0xc
21#define RCG_D_REG 0x10
22
Ramon Friedae299772018-05-16 12:13:39 +030023struct pll_vote_clk {
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010024 uintptr_t status;
25 int status_bit;
26 uintptr_t ena_vote;
27 int vote_bit;
28};
29
Ramon Friedae299772018-05-16 12:13:39 +030030struct vote_clk {
31 uintptr_t cbcr_reg;
32 uintptr_t ena_vote;
33 int vote_bit;
34};
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010035
Caleb Connolly397c84f2023-11-07 12:41:05 +000036struct freq_tbl {
37 uint freq;
38 uint src;
39 u8 pre_div;
40 u16 m;
41 u16 n;
42};
43
44#define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
45
Caleb Connolly7a632942023-11-07 12:41:02 +000046struct gate_clk {
47 uintptr_t reg;
48 u32 en_val;
49 const char *name;
50};
51
52#ifdef DEBUG
53#define GATE_CLK(clk, reg, val) [clk] = { reg, val, #clk }
54#else
55#define GATE_CLK(clk, reg, val) [clk] = { reg, val, NULL }
56#endif
57
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000058struct qcom_reset_map {
59 unsigned int reg;
60 u8 bit;
61};
62
Volodymyr Babchukaae46492024-03-11 21:33:45 +000063struct qcom_power_map {
64 unsigned int reg;
65};
66
Caleb Connolly10a0abb2023-11-07 12:41:03 +000067struct clk;
68
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000069struct msm_clk_data {
Volodymyr Babchukaae46492024-03-11 21:33:45 +000070 const struct qcom_power_map *power_domains;
71 unsigned long num_power_domains;
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000072 const struct qcom_reset_map *resets;
73 unsigned long num_resets;
Caleb Connolly7a632942023-11-07 12:41:02 +000074 const struct gate_clk *clks;
75 unsigned long num_clks;
Caleb Connolly10a0abb2023-11-07 12:41:03 +000076
77 int (*enable)(struct clk *clk);
78 unsigned long (*set_rate)(struct clk *clk, unsigned long rate);
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000079};
80
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010081struct msm_clk_priv {
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000082 phys_addr_t base;
83 struct msm_clk_data *data;
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010084};
85
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000086int qcom_cc_bind(struct udevice *parent);
Ramon Friedae299772018-05-16 12:13:39 +030087void clk_enable_gpll0(phys_addr_t base, const struct pll_vote_clk *gpll0);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010088void clk_bcr_update(phys_addr_t apps_cmd_rgcr);
89void clk_enable_cbc(phys_addr_t cbcr);
Ramon Friedae299772018-05-16 12:13:39 +030090void clk_enable_vote_clk(phys_addr_t base, const struct vote_clk *vclk);
Caleb Connolly397c84f2023-11-07 12:41:05 +000091const struct freq_tbl *qcom_find_freq(const struct freq_tbl *f, uint rate);
Caleb Connollycbdad442024-04-03 14:07:40 +020092void clk_rcg_set_rate_mnd(phys_addr_t base, uint32_t cmd_rcgr,
Caleb Connollyfbacc672023-11-07 12:41:04 +000093 int div, int m, int n, int source, u8 mnd_width);
Caleb Connollycbdad442024-04-03 14:07:40 +020094void clk_rcg_set_rate(phys_addr_t base, uint32_t cmd_rcgr, int div,
Sumit Garga3e804d2023-02-01 19:28:57 +053095 int source);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010096
Caleb Connolly7a632942023-11-07 12:41:02 +000097static inline void qcom_gate_clk_en(const struct msm_clk_priv *priv, unsigned long id)
98{
99 u32 val;
100 if (id >= priv->data->num_clks || priv->data->clks[id].reg == 0)
101 return;
102
103 val = readl(priv->base + priv->data->clks[id].reg);
104 writel(val | priv->data->clks[id].en_val, priv->base + priv->data->clks[id].reg);
105}
106
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100107#endif