blob: ff336dea39cf5cbe35f37f93669285897ba185a4 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01002/*
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01003 * (C) Copyright 2017 Jorge Ramirez-Ortiz <jorge.ramirez-ortiz@linaro.org>
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01004 */
Konrad Dybcio6c0b8442023-11-07 12:41:01 +00005#ifndef _CLOCK_QCOM_H
6#define _CLOCK_QCOM_H
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +01007
Caleb Connolly7a632942023-11-07 12:41:02 +00008#include <asm/io.h>
Neil Armstrong56c08c72024-11-25 09:34:26 +01009#include <linux/bitfield.h>
Caleb Connolly7a632942023-11-07 12:41:02 +000010
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010011#define CFG_CLK_SRC_CXO (0 << 8)
12#define CFG_CLK_SRC_GPLL0 (1 << 8)
Caleb Connollye55fb902024-04-08 15:06:49 +020013#define CFG_CLK_SRC_GPLL0_AUX2 (2 << 8)
Caleb Connolly78672c62024-04-08 15:06:51 +020014#define CFG_CLK_SRC_GPLL9 (2 << 8)
Caleb Connollyd3114b32024-08-21 15:41:46 +020015#define CFG_CLK_SRC_GPLL0_ODD (3 << 8)
Caleb Connollye55fb902024-04-08 15:06:49 +020016#define CFG_CLK_SRC_GPLL6 (4 << 8)
17#define CFG_CLK_SRC_GPLL7 (3 << 8)
Caleb Connolly97268102024-04-09 20:03:04 +020018#define CFG_CLK_SRC_GPLL4 (5 << 8)
Dzmitry Sankouski038f2b92021-10-17 13:44:30 +030019#define CFG_CLK_SRC_GPLL0_EVEN (6 << 8)
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010020#define CFG_CLK_SRC_MASK (7 << 8)
21
Caleb Connollycbdad442024-04-03 14:07:40 +020022#define RCG_CFG_REG 0x4
23#define RCG_M_REG 0x8
24#define RCG_N_REG 0xc
25#define RCG_D_REG 0x10
26
Ramon Friedae299772018-05-16 12:13:39 +030027struct pll_vote_clk {
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010028 uintptr_t status;
29 int status_bit;
30 uintptr_t ena_vote;
31 int vote_bit;
32};
33
Ramon Friedae299772018-05-16 12:13:39 +030034struct vote_clk {
35 uintptr_t cbcr_reg;
36 uintptr_t ena_vote;
37 int vote_bit;
38};
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010039
Caleb Connolly397c84f2023-11-07 12:41:05 +000040struct freq_tbl {
41 uint freq;
42 uint src;
43 u8 pre_div;
44 u16 m;
45 u16 n;
46};
47
48#define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
49
Caleb Connolly7a632942023-11-07 12:41:02 +000050struct gate_clk {
51 uintptr_t reg;
52 u32 en_val;
53 const char *name;
54};
55
56#ifdef DEBUG
57#define GATE_CLK(clk, reg, val) [clk] = { reg, val, #clk }
58#else
59#define GATE_CLK(clk, reg, val) [clk] = { reg, val, NULL }
60#endif
61
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000062struct qcom_reset_map {
63 unsigned int reg;
64 u8 bit;
65};
66
Volodymyr Babchukaae46492024-03-11 21:33:45 +000067struct qcom_power_map {
68 unsigned int reg;
69};
70
Caleb Connolly10a0abb2023-11-07 12:41:03 +000071struct clk;
72
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000073struct msm_clk_data {
Volodymyr Babchukaae46492024-03-11 21:33:45 +000074 const struct qcom_power_map *power_domains;
75 unsigned long num_power_domains;
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000076 const struct qcom_reset_map *resets;
77 unsigned long num_resets;
Caleb Connolly7a632942023-11-07 12:41:02 +000078 const struct gate_clk *clks;
79 unsigned long num_clks;
Caleb Connolly10a0abb2023-11-07 12:41:03 +000080
Caleb Connolly86d28392024-08-19 21:34:17 +020081 const phys_addr_t *dbg_pll_addrs;
82 unsigned long num_plls;
83 const phys_addr_t *dbg_rcg_addrs;
84 unsigned long num_rcgs;
85 const char * const *dbg_rcg_names;
86
Caleb Connolly10a0abb2023-11-07 12:41:03 +000087 int (*enable)(struct clk *clk);
88 unsigned long (*set_rate)(struct clk *clk, unsigned long rate);
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000089};
90
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010091struct msm_clk_priv {
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000092 phys_addr_t base;
93 struct msm_clk_data *data;
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010094};
95
Konrad Dybcio6c0b8442023-11-07 12:41:01 +000096int qcom_cc_bind(struct udevice *parent);
Ramon Friedae299772018-05-16 12:13:39 +030097void clk_enable_gpll0(phys_addr_t base, const struct pll_vote_clk *gpll0);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +010098void clk_bcr_update(phys_addr_t apps_cmd_rgcr);
99void clk_enable_cbc(phys_addr_t cbcr);
Ramon Friedae299772018-05-16 12:13:39 +0300100void clk_enable_vote_clk(phys_addr_t base, const struct vote_clk *vclk);
Caleb Connolly397c84f2023-11-07 12:41:05 +0000101const struct freq_tbl *qcom_find_freq(const struct freq_tbl *f, uint rate);
Caleb Connollycbdad442024-04-03 14:07:40 +0200102void clk_rcg_set_rate_mnd(phys_addr_t base, uint32_t cmd_rcgr,
Caleb Connollyfbacc672023-11-07 12:41:04 +0000103 int div, int m, int n, int source, u8 mnd_width);
Caleb Connollycbdad442024-04-03 14:07:40 +0200104void clk_rcg_set_rate(phys_addr_t base, uint32_t cmd_rcgr, int div,
Sumit Garga3e804d2023-02-01 19:28:57 +0530105 int source);
Neil Armstrong56c08c72024-11-25 09:34:26 +0100106void clk_phy_mux_enable(phys_addr_t base, uint32_t cmd_rcgr, bool enabled);
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100107
Caleb Connolly7a632942023-11-07 12:41:02 +0000108static inline void qcom_gate_clk_en(const struct msm_clk_priv *priv, unsigned long id)
109{
110 u32 val;
111 if (id >= priv->data->num_clks || priv->data->clks[id].reg == 0)
112 return;
113
114 val = readl(priv->base + priv->data->clks[id].reg);
115 writel(val | priv->data->clks[id].en_val, priv->base + priv->data->clks[id].reg);
116}
117
Jorge Ramirez-Ortiz92c1eff2018-01-10 11:33:49 +0100118#endif