blob: 704a7141d7e30c5fe468cb84980848dd8265285b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Pavel Machek5e2d70a2014-09-08 14:08:45 +02002/*
3 * Copyright (C) 2012 Altera Corporation <www.altera.com>
Pavel Machek5e2d70a2014-09-08 14:08:45 +02004 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06005#ifndef __CONFIG_SOCFPGA_COMMON_H__
6#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02007
Simon Glassfb64e362020-05-10 11:40:09 -06008#include <linux/stringify.h>
9
Pavel Machek5e2d70a2014-09-08 14:08:45 +020010/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020011 * Memory configurations
12 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020013#define PHYS_SDRAM_1 0x0
Ley Foon Tan10b69642017-04-26 02:44:46 +080014#if defined(CONFIG_TARGET_SOCFPGA_GEN5)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020015#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Ley Foon Tane62883b2020-03-06 16:55:19 +080016#define CONFIG_SYS_INIT_RAM_SIZE SOCFPGA_PHYS_OCRAM_SIZE
Ley Foon Tan10b69642017-04-26 02:44:46 +080017#elif defined(CONFIG_TARGET_SOCFPGA_ARRIA10)
18#define CONFIG_SYS_INIT_RAM_ADDR 0xFFE00000
Simon Goldschmidtfb2965c2019-04-09 21:02:04 +020019/* SPL memory allocation configuration, this is for FAT implementation */
Ley Foon Tane62883b2020-03-06 16:55:19 +080020#define CONFIG_SYS_INIT_RAM_SIZE (SOCFPGA_PHYS_OCRAM_SIZE - \
21 CONFIG_SYS_SPL_MALLOC_SIZE)
Ley Foon Tan10b69642017-04-26 02:44:46 +080022#endif
Stefan Roesead4105f2018-10-30 10:00:22 +010023
24/*
25 * Some boards (e.g. socfpga_sr1500) use 8 bytes at the end of the internal
26 * SRAM as bootcounter storage. Make sure to not put the stack directly
27 * at this address to not overwrite the bootcounter by checking, if the
28 * bootcounter address is located in the internal SRAM.
29 */
30#if ((CONFIG_SYS_BOOTCOUNT_ADDR > CONFIG_SYS_INIT_RAM_ADDR) && \
31 (CONFIG_SYS_BOOTCOUNT_ADDR < (CONFIG_SYS_INIT_RAM_ADDR + \
32 CONFIG_SYS_INIT_RAM_SIZE)))
Stefan Roesead4105f2018-10-30 10:00:22 +010033#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +020034
Simon Goldschmidtfb2965c2019-04-09 21:02:04 +020035/*
36 * U-Boot stack setup: if SPL post-reloc uses DDR stack, use it in pre-reloc
37 * phase of U-Boot, too. This prevents overwriting SPL data if stack/heap usage
38 * in U-Boot pre-reloc is higher than in SPL.
39 */
Simon Goldschmidtfb2965c2019-04-09 21:02:04 +020040
Pavel Machek5e2d70a2014-09-08 14:08:45 +020041#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Pavel Machek5e2d70a2014-09-08 14:08:45 +020042
43/*
44 * U-Boot general configurations
45 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020046 /* Print buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020047
48/*
49 * Cache
50 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020051#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
52
53/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020054 * L4 OSC1 Timer 0
55 */
Marek Vasutaaa40e72018-08-18 16:00:31 +020056#ifndef CONFIG_TIMER
Pavel Machek5e2d70a2014-09-08 14:08:45 +020057#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
58#define CONFIG_SYS_TIMER_COUNTS_DOWN
59#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
Marek Vasut979de712020-02-15 14:10:02 +010060#ifndef CONFIG_SYS_TIMER_RATE
Pavel Machek5e2d70a2014-09-08 14:08:45 +020061#define CONFIG_SYS_TIMER_RATE 25000000
Marek Vasutaaa40e72018-08-18 16:00:31 +020062#endif
Marek Vasut979de712020-02-15 14:10:02 +010063#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +020064
65/*
66 * L4 Watchdog
67 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020068#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Pavel Machek5e2d70a2014-09-08 14:08:45 +020069
70/*
Marek Vasut7e442d92015-12-20 04:00:46 +010071 * NAND Support
72 */
73#ifdef CONFIG_NAND_DENALI
Marek Vasut7e442d92015-12-20 04:00:46 +010074#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
75#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
Marek Vasut7e442d92015-12-20 04:00:46 +010076#endif
77
78/*
Marek Vasut9f193122014-10-24 23:34:25 +020079 * USB
80 */
Marek Vasut9f193122014-10-24 23:34:25 +020081
82/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +010083 * USB Gadget (DFU, UMS)
84 */
85#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Marek Vasut40f1d6b2014-11-04 04:25:09 +010086#define DFU_DEFAULT_POLL_TIMEOUT 300
87
88/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +030089#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
90#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +010091#endif
92
93/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020094 * U-Boot environment
95 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020096
Chin Liang Seefb73f6d2015-12-21 21:02:45 +080097/* Environment for SDMMC boot */
Chin Liang Seefb73f6d2015-12-21 21:02:45 +080098
Chin Liang See713e5b12016-02-24 16:50:22 +080099/* Environment for QSPI boot */
Chin Liang See713e5b12016-02-24 16:50:22 +0800100
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200101/*
102 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200103 *
Tien Fong Chee200ae352017-12-05 15:58:04 +0800104 * SRAM Memory layout for gen 5:
Marek Vasutea0123c2014-10-16 12:25:40 +0200105 *
106 * 0xFFFF_0000 ...... Start of SRAM
107 * 0xFFFF_xxxx ...... Top of stack (grows down)
Simon Goldschmidta3e50262019-04-09 21:02:03 +0200108 * 0xFFFF_yyyy ...... Global Data
109 * 0xFFFF_zzzz ...... Malloc area
110 * 0xFFFF_FFFF ...... End of SRAM
Tien Fong Chee200ae352017-12-05 15:58:04 +0800111 *
112 * SRAM Memory layout for Arria 10:
113 * 0xFFE0_0000 ...... Start of SRAM (bottom)
114 * 0xFFEx_xxxx ...... Top of stack (grows down to bottom)
115 * 0xFFEy_yyyy ...... Global Data
116 * 0xFFEz_zzzz ...... Malloc area (grows up to top)
117 * 0xFFE3_FFFF ...... End of SRAM (top)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200118 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200119
Marek Vasutcadf2f92015-07-21 07:50:03 +0200120/* SPL QSPI boot support */
Marek Vasutcadf2f92015-07-21 07:50:03 +0200121
Marek Vasut7e442d92015-12-20 04:00:46 +0100122/* SPL NAND boot support */
Marek Vasut7e442d92015-12-20 04:00:46 +0100123
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700124/* Extra Environment */
125#ifndef CONFIG_SPL_BUILD
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700126
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100127#ifdef CONFIG_CMD_DHCP
128#define BOOT_TARGET_DEVICES_DHCP(func) func(DHCP, dhcp, na)
129#else
130#define BOOT_TARGET_DEVICES_DHCP(func)
131#endif
132
Joe Hershberger8e8594f2018-04-13 15:26:40 -0500133#if defined(CONFIG_CMD_PXE) && defined(CONFIG_CMD_DHCP)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700134#define BOOT_TARGET_DEVICES_PXE(func) func(PXE, pxe, na)
135#else
136#define BOOT_TARGET_DEVICES_PXE(func)
137#endif
138
139#ifdef CONFIG_CMD_MMC
140#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
141#else
142#define BOOT_TARGET_DEVICES_MMC(func)
143#endif
144
145#define BOOT_TARGET_DEVICES(func) \
146 BOOT_TARGET_DEVICES_MMC(func) \
147 BOOT_TARGET_DEVICES_PXE(func) \
Simon Goldschmidt2e5d9a62018-01-25 07:18:27 +0100148 BOOT_TARGET_DEVICES_DHCP(func)
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700149
150#include <config_distro_bootcmd.h>
151
152#ifndef CONFIG_EXTRA_ENV_SETTINGS
153#define CONFIG_EXTRA_ENV_SETTINGS \
154 "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
155 "bootm_size=0xa000000\0" \
156 "kernel_addr_r="__stringify(CONFIG_SYS_LOAD_ADDR)"\0" \
157 "fdt_addr_r=0x02000000\0" \
158 "scriptaddr=0x02100000\0" \
159 "pxefile_addr_r=0x02200000\0" \
160 "ramdisk_addr_r=0x02300000\0" \
Simon Goldschmidt0de397b2019-03-01 20:12:31 +0100161 "socfpga_legacy_reset_compat=1\0" \
Dalon Westergreenbfd74c62017-04-13 07:30:29 -0700162 BOOTENV
163
164#endif
165#endif
166
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600167#endif /* __CONFIG_SOCFPGA_COMMON_H__ */