Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 1 | /* |
Steven Kao | 0cb8b33 | 2018-02-09 20:50:02 +0800 | [diff] [blame] | 2 | * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. |
Varun Wadekar | 8e15d17 | 2018-12-21 10:55:42 -0800 | [diff] [blame] | 3 | * Copyright (c) 2020, NVIDIA Corporation. All rights reserved. |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 4 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 5 | * SPDX-License-Identifier: BSD-3-Clause |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 6 | */ |
| 7 | |
Antonio Nino Diaz | 5eb8837 | 2018-11-08 10:20:19 +0000 | [diff] [blame] | 8 | #ifndef PLATFORM_DEF_H |
| 9 | #define PLATFORM_DEF_H |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 10 | |
| 11 | #include <arch.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 12 | #include <lib/utils_def.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 13 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 14 | #include <tegra_def.h> |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 15 | |
Kalyani Chidambaram | 425155a | 2018-12-19 11:06:14 -0800 | [diff] [blame] | 16 | /******************************************************************************* |
| 17 | * Check and error if SEPARATE_CODE_AND_RODATA is not set to 1 |
| 18 | ******************************************************************************/ |
| 19 | #if !SEPARATE_CODE_AND_RODATA |
| 20 | #error "SEPARATE_CODE_AND_RODATA should be set to 1" |
| 21 | #endif |
| 22 | |
Varun Wadekar | 5fb2c5d | 2018-12-21 10:55:42 -0800 | [diff] [blame] | 23 | /* |
| 24 | * Platform binary types for linking |
| 25 | */ |
| 26 | #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" |
| 27 | #define PLATFORM_LINKER_ARCH aarch64 |
| 28 | |
Varun Wadekar | 8e15d17 | 2018-12-21 10:55:42 -0800 | [diff] [blame] | 29 | /* |
| 30 | * Platform binary types for linking |
| 31 | */ |
| 32 | #define PLATFORM_LINKER_FORMAT "elf64-littleaarch64" |
| 33 | #define PLATFORM_LINKER_ARCH aarch64 |
| 34 | |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 35 | /******************************************************************************* |
| 36 | * Generic platform constants |
| 37 | ******************************************************************************/ |
| 38 | |
| 39 | /* Size of cacheable stacks */ |
Masahiro Yamada | 441bfdd | 2016-12-25 23:36:24 +0900 | [diff] [blame] | 40 | #ifdef IMAGE_BL31 |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 41 | #define PLATFORM_STACK_SIZE U(0x400) |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 42 | #endif |
| 43 | |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 44 | #define TEGRA_PRIMARY_CPU U(0x0) |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 45 | |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 46 | #define PLAT_MAX_PWR_LVL MPIDR_AFFLVL2 |
Varun Wadekar | 88c4d22 | 2015-08-12 09:24:50 +0530 | [diff] [blame] | 47 | #define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER_COUNT * \ |
| 48 | PLATFORM_MAX_CPUS_PER_CLUSTER) |
Varun Wadekar | a78bb1b | 2015-08-07 10:03:00 +0530 | [diff] [blame] | 49 | #define PLAT_NUM_PWR_DOMAINS (PLATFORM_CORE_COUNT + \ |
Anthony Zhou | 7534c20 | 2019-03-11 15:50:32 +0800 | [diff] [blame] | 50 | PLATFORM_CLUSTER_COUNT + U(1)) |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 51 | |
| 52 | /******************************************************************************* |
| 53 | * Platform console related constants |
| 54 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 55 | #define TEGRA_CONSOLE_BAUDRATE U(115200) |
Harvey Hsieh | 9e083c7 | 2017-04-10 16:20:32 +0800 | [diff] [blame] | 56 | #define TEGRA_BOOT_UART_CLK_13_MHZ U(13000000) |
| 57 | #define TEGRA_BOOT_UART_CLK_408_MHZ U(408000000) |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 58 | |
| 59 | /******************************************************************************* |
| 60 | * Platform memory map related constants |
| 61 | ******************************************************************************/ |
| 62 | /* Size of trusted dram */ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 63 | #define TZDRAM_SIZE U(0x00400000) |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 64 | #define TZDRAM_END (TZDRAM_BASE + TZDRAM_SIZE) |
| 65 | |
| 66 | /******************************************************************************* |
| 67 | * BL31 specific defines. |
| 68 | ******************************************************************************/ |
Varun Wadekar | 761ca73 | 2017-04-24 14:17:12 -0700 | [diff] [blame] | 69 | #define BL31_SIZE U(0x40000) |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 70 | #define BL31_BASE TZDRAM_BASE |
Varun Wadekar | 52a1598 | 2015-06-05 12:57:27 +0530 | [diff] [blame] | 71 | #define BL31_LIMIT (TZDRAM_BASE + BL31_SIZE - 1) |
| 72 | #define BL32_BASE (TZDRAM_BASE + BL31_SIZE) |
| 73 | #define BL32_LIMIT TZDRAM_END |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 74 | |
| 75 | /******************************************************************************* |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 76 | * Some data must be aligned on the biggest cache line size in the platform. |
| 77 | * This is known only to the platform as it might have a combination of |
| 78 | * integrated and external caches. |
| 79 | ******************************************************************************/ |
| 80 | #define CACHE_WRITEBACK_SHIFT 6 |
Kalyani Chidambaram | dd2203b | 2018-12-14 11:36:43 -0800 | [diff] [blame] | 81 | #define CACHE_WRITEBACK_GRANULE (0x40) /* (U(1) << CACHE_WRITEBACK_SHIFT) */ |
Varun Wadekar | b316e24 | 2015-05-19 16:48:04 +0530 | [diff] [blame] | 82 | |
Varun Wadekar | 396530b | 2019-03-01 10:18:35 -0800 | [diff] [blame] | 83 | /******************************************************************************* |
| 84 | * Dummy macros to compile io_storage support |
| 85 | ******************************************************************************/ |
| 86 | #define MAX_IO_DEVICES U(0) |
| 87 | #define MAX_IO_HANDLES U(0) |
| 88 | |
Varun Wadekar | 10c32cb | 2020-03-31 18:42:59 -0700 | [diff] [blame] | 89 | /******************************************************************************* |
Varun Wadekar | bef02f0 | 2020-04-17 19:09:21 -0700 | [diff] [blame] | 90 | * Platforms macros to support SDEI |
| 91 | ******************************************************************************/ |
| 92 | #define TEGRA_SDEI_SGI_PRIVATE U(8) |
| 93 | |
| 94 | /******************************************************************************* |
Varun Wadekar | 10c32cb | 2020-03-31 18:42:59 -0700 | [diff] [blame] | 95 | * Platform macros to support exception handling framework |
| 96 | ******************************************************************************/ |
| 97 | #define PLAT_PRI_BITS U(3) |
Varun Wadekar | bef02f0 | 2020-04-17 19:09:21 -0700 | [diff] [blame] | 98 | #define PLAT_SDEI_CRITICAL_PRI U(0x20) |
| 99 | #define PLAT_SDEI_NORMAL_PRI U(0x30) |
Varun Wadekar | 10c32cb | 2020-03-31 18:42:59 -0700 | [diff] [blame] | 100 | #define PLAT_TEGRA_WDT_PRIO U(0x40) |
Kalyani Chidambaram | 425155a | 2018-12-19 11:06:14 -0800 | [diff] [blame] | 101 | |
Varun Wadekar | bef02f0 | 2020-04-17 19:09:21 -0700 | [diff] [blame] | 102 | /******************************************************************************* |
| 103 | * SDEI events |
| 104 | ******************************************************************************/ |
| 105 | /* SDEI dynamic private event numbers */ |
| 106 | #define TEGRA_SDEI_DP_EVENT_0 U(100) |
| 107 | #define TEGRA_SDEI_DP_EVENT_1 U(101) |
| 108 | #define TEGRA_SDEI_DP_EVENT_2 U(102) |
| 109 | |
| 110 | /* SDEI dynamic shared event numbers */ |
| 111 | #define TEGRA_SDEI_DS_EVENT_0 U(200) |
| 112 | #define TEGRA_SDEI_DS_EVENT_1 U(201) |
| 113 | #define TEGRA_SDEI_DS_EVENT_2 U(202) |
| 114 | |
| 115 | /* SDEI explicit events */ |
| 116 | #define TEGRA_SDEI_EP_EVENT_0 U(300) |
| 117 | #define TEGRA_SDEI_EP_EVENT_1 U(301) |
| 118 | #define TEGRA_SDEI_EP_EVENT_2 U(302) |
| 119 | #define TEGRA_SDEI_EP_EVENT_3 U(303) |
| 120 | #define TEGRA_SDEI_EP_EVENT_4 U(304) |
| 121 | #define TEGRA_SDEI_EP_EVENT_5 U(305) |
| 122 | #define TEGRA_SDEI_EP_EVENT_6 U(306) |
| 123 | #define TEGRA_SDEI_EP_EVENT_7 U(307) |
| 124 | #define TEGRA_SDEI_EP_EVENT_8 U(308) |
| 125 | #define TEGRA_SDEI_EP_EVENT_9 U(309) |
| 126 | #define TEGRA_SDEI_EP_EVENT_10 U(310) |
| 127 | #define TEGRA_SDEI_EP_EVENT_11 U(311) |
| 128 | |
Antonio Nino Diaz | 5eb8837 | 2018-11-08 10:20:19 +0000 | [diff] [blame] | 129 | #endif /* PLATFORM_DEF_H */ |