blob: 678b15c14f1e482134247904fbed4286ef47dfe3 [file] [log] [blame]
Varun Wadekarb316e242015-05-19 16:48:04 +05301/*
Steven Kao0cb8b332018-02-09 20:50:02 +08002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekar8e15d172018-12-21 10:55:42 -08003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Varun Wadekarb316e242015-05-19 16:48:04 +05304 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekarb316e242015-05-19 16:48:04 +05306 */
7
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +00008#ifndef PLATFORM_DEF_H
9#define PLATFORM_DEF_H
Varun Wadekarb316e242015-05-19 16:48:04 +053010
11#include <arch.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000012#include <lib/utils_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013
Varun Wadekara78bb1b2015-08-07 10:03:00 +053014#include <tegra_def.h>
Varun Wadekarb316e242015-05-19 16:48:04 +053015
Kalyani Chidambaram425155a2018-12-19 11:06:14 -080016/*******************************************************************************
17 * Check and error if SEPARATE_CODE_AND_RODATA is not set to 1
18 ******************************************************************************/
19#if !SEPARATE_CODE_AND_RODATA
20#error "SEPARATE_CODE_AND_RODATA should be set to 1"
21#endif
22
Varun Wadekar5fb2c5d2018-12-21 10:55:42 -080023/*
24 * Platform binary types for linking
25 */
26#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
27#define PLATFORM_LINKER_ARCH aarch64
28
Varun Wadekar8e15d172018-12-21 10:55:42 -080029/*
30 * Platform binary types for linking
31 */
32#define PLATFORM_LINKER_FORMAT "elf64-littleaarch64"
33#define PLATFORM_LINKER_ARCH aarch64
34
Varun Wadekarb316e242015-05-19 16:48:04 +053035/*******************************************************************************
36 * Generic platform constants
37 ******************************************************************************/
38
39/* Size of cacheable stacks */
Masahiro Yamada441bfdd2016-12-25 23:36:24 +090040#ifdef IMAGE_BL31
Varun Wadekar761ca732017-04-24 14:17:12 -070041#define PLATFORM_STACK_SIZE U(0x400)
Varun Wadekarb316e242015-05-19 16:48:04 +053042#endif
43
Varun Wadekar761ca732017-04-24 14:17:12 -070044#define TEGRA_PRIMARY_CPU U(0x0)
Varun Wadekarb316e242015-05-19 16:48:04 +053045
Varun Wadekara78bb1b2015-08-07 10:03:00 +053046#define PLAT_MAX_PWR_LVL MPIDR_AFFLVL2
Varun Wadekar88c4d222015-08-12 09:24:50 +053047#define PLATFORM_CORE_COUNT (PLATFORM_CLUSTER_COUNT * \
48 PLATFORM_MAX_CPUS_PER_CLUSTER)
Varun Wadekara78bb1b2015-08-07 10:03:00 +053049#define PLAT_NUM_PWR_DOMAINS (PLATFORM_CORE_COUNT + \
Anthony Zhou7534c202019-03-11 15:50:32 +080050 PLATFORM_CLUSTER_COUNT + U(1))
Varun Wadekarb316e242015-05-19 16:48:04 +053051
52/*******************************************************************************
53 * Platform console related constants
54 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070055#define TEGRA_CONSOLE_BAUDRATE U(115200)
Harvey Hsieh9e083c72017-04-10 16:20:32 +080056#define TEGRA_BOOT_UART_CLK_13_MHZ U(13000000)
57#define TEGRA_BOOT_UART_CLK_408_MHZ U(408000000)
Varun Wadekarb316e242015-05-19 16:48:04 +053058
59/*******************************************************************************
60 * Platform memory map related constants
61 ******************************************************************************/
62/* Size of trusted dram */
Varun Wadekar761ca732017-04-24 14:17:12 -070063#define TZDRAM_SIZE U(0x00400000)
Varun Wadekarb316e242015-05-19 16:48:04 +053064#define TZDRAM_END (TZDRAM_BASE + TZDRAM_SIZE)
65
66/*******************************************************************************
67 * BL31 specific defines.
68 ******************************************************************************/
Varun Wadekar761ca732017-04-24 14:17:12 -070069#define BL31_SIZE U(0x40000)
Varun Wadekarb316e242015-05-19 16:48:04 +053070#define BL31_BASE TZDRAM_BASE
Varun Wadekar52a15982015-06-05 12:57:27 +053071#define BL31_LIMIT (TZDRAM_BASE + BL31_SIZE - 1)
72#define BL32_BASE (TZDRAM_BASE + BL31_SIZE)
73#define BL32_LIMIT TZDRAM_END
Varun Wadekarb316e242015-05-19 16:48:04 +053074
75/*******************************************************************************
Varun Wadekarb316e242015-05-19 16:48:04 +053076 * Some data must be aligned on the biggest cache line size in the platform.
77 * This is known only to the platform as it might have a combination of
78 * integrated and external caches.
79 ******************************************************************************/
80#define CACHE_WRITEBACK_SHIFT 6
Kalyani Chidambaramdd2203b2018-12-14 11:36:43 -080081#define CACHE_WRITEBACK_GRANULE (0x40) /* (U(1) << CACHE_WRITEBACK_SHIFT) */
Varun Wadekarb316e242015-05-19 16:48:04 +053082
Varun Wadekar396530b2019-03-01 10:18:35 -080083/*******************************************************************************
84 * Dummy macros to compile io_storage support
85 ******************************************************************************/
86#define MAX_IO_DEVICES U(0)
87#define MAX_IO_HANDLES U(0)
88
Varun Wadekar10c32cb2020-03-31 18:42:59 -070089/*******************************************************************************
Varun Wadekarbef02f02020-04-17 19:09:21 -070090 * Platforms macros to support SDEI
91 ******************************************************************************/
92#define TEGRA_SDEI_SGI_PRIVATE U(8)
93
94/*******************************************************************************
Varun Wadekar10c32cb2020-03-31 18:42:59 -070095 * Platform macros to support exception handling framework
96 ******************************************************************************/
97#define PLAT_PRI_BITS U(3)
Varun Wadekarbef02f02020-04-17 19:09:21 -070098#define PLAT_SDEI_CRITICAL_PRI U(0x20)
99#define PLAT_SDEI_NORMAL_PRI U(0x30)
Varun Wadekar10c32cb2020-03-31 18:42:59 -0700100#define PLAT_TEGRA_WDT_PRIO U(0x40)
Kalyani Chidambaram425155a2018-12-19 11:06:14 -0800101
Varun Wadekarbef02f02020-04-17 19:09:21 -0700102/*******************************************************************************
103 * SDEI events
104 ******************************************************************************/
105/* SDEI dynamic private event numbers */
106#define TEGRA_SDEI_DP_EVENT_0 U(100)
107#define TEGRA_SDEI_DP_EVENT_1 U(101)
108#define TEGRA_SDEI_DP_EVENT_2 U(102)
109
110/* SDEI dynamic shared event numbers */
111#define TEGRA_SDEI_DS_EVENT_0 U(200)
112#define TEGRA_SDEI_DS_EVENT_1 U(201)
113#define TEGRA_SDEI_DS_EVENT_2 U(202)
114
115/* SDEI explicit events */
116#define TEGRA_SDEI_EP_EVENT_0 U(300)
117#define TEGRA_SDEI_EP_EVENT_1 U(301)
118#define TEGRA_SDEI_EP_EVENT_2 U(302)
119#define TEGRA_SDEI_EP_EVENT_3 U(303)
120#define TEGRA_SDEI_EP_EVENT_4 U(304)
121#define TEGRA_SDEI_EP_EVENT_5 U(305)
122#define TEGRA_SDEI_EP_EVENT_6 U(306)
123#define TEGRA_SDEI_EP_EVENT_7 U(307)
124#define TEGRA_SDEI_EP_EVENT_8 U(308)
125#define TEGRA_SDEI_EP_EVENT_9 U(309)
126#define TEGRA_SDEI_EP_EVENT_10 U(310)
127#define TEGRA_SDEI_EP_EVENT_11 U(311)
128
Antonio Nino Diaz5eb88372018-11-08 10:20:19 +0000129#endif /* PLATFORM_DEF_H */