blob: ae06ef280a77758fff991460323c80c9fff856f7 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Roberto Vargas2ca18d92018-02-12 12:36:17 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6#include <arch.h>
7#include <arch_helpers.h>
Antonio Nino Diazf09d0032017-04-11 14:04:56 +01008#include <arm_xlat_tables.h>
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +01009#include <assert.h>
Yatharth Kochar3c0087a2016-04-14 14:49:37 +010010#include <debug.h>
Dan Handley9df48042015-03-19 18:58:55 +000011#include <mmio.h>
12#include <plat_arm.h>
Roberto Vargas2ca18d92018-02-12 12:36:17 +000013#include <platform.h>
Roberto Vargase3adc372018-05-23 09:27:06 +010014#include <platform_def.h>
15#include <romlib.h>
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000016#include <secure_partition.h>
Dan Handley9df48042015-03-19 18:58:55 +000017
Dan Handley9df48042015-03-19 18:58:55 +000018/* Weak definitions may be overridden in specific ARM standard platform */
19#pragma weak plat_get_ns_image_entrypoint
Vikram Kanigiri07035432015-11-12 18:52:34 +000020#pragma weak plat_arm_get_mmap
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010021
22/* Conditionally provide a weak definition of plat_get_syscnt_freq2 to avoid
23 * conflicts with the definition in plat/common. */
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010024#pragma weak plat_get_syscnt_freq2
Roberto Vargase3adc372018-05-23 09:27:06 +010025
26
27void arm_setup_romlib(void)
28{
29#if USE_ROMLIB
30 if (!rom_lib_init(ROMLIB_VERSION))
31 panic();
32#endif
33}
Dan Handley9df48042015-03-19 18:58:55 +000034
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010035/*
36 * Set up the page tables for the generic and platform-specific memory regions.
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010037 * The size of the Trusted SRAM seen by the BL image must be specified as well
38 * as an array specifying the generic memory regions which can be;
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +010039 * - Code section;
40 * - Read-only data section;
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010041 * - Coherent memory region, if applicable.
42 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010043
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +010044void __init arm_setup_page_tables(const mmap_region_t bl_regions[],
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010045 const mmap_region_t plat_regions[])
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010046{
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010047#if LOG_LEVEL >= LOG_LEVEL_VERBOSE
48 const mmap_region_t *regions = bl_regions;
49
50 while (regions->size != 0U) {
51 VERBOSE("Region: 0x%lx - 0x%lx has attributes 0x%x\n",
52 regions->base_va,
53 (regions->base_va + regions->size),
54 regions->attr);
55 regions++;
56 }
57#endif
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010058 /*
59 * Map the Trusted SRAM with appropriate memory attributes.
60 * Subsequent mappings will adjust the attributes for specific regions.
61 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010062 mmap_add(bl_regions);
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010063 /* Now (re-)map the platform-specific memory regions */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010064 mmap_add(plat_regions);
Dan Handley9df48042015-03-19 18:58:55 +000065
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010066 /* Create the page tables to reflect the above mappings */
67 init_xlat_tables();
68}
Dan Handley9df48042015-03-19 18:58:55 +000069
Soby Mathew21f93612016-03-23 10:11:10 +000070uintptr_t plat_get_ns_image_entrypoint(void)
Dan Handley9df48042015-03-19 18:58:55 +000071{
Soby Mathew4876ae32016-05-09 17:20:10 +010072#ifdef PRELOADED_BL33_BASE
73 return PRELOADED_BL33_BASE;
74#else
Dan Handley9df48042015-03-19 18:58:55 +000075 return PLAT_ARM_NS_IMAGE_OFFSET;
Soby Mathew4876ae32016-05-09 17:20:10 +010076#endif
Dan Handley9df48042015-03-19 18:58:55 +000077}
78
79/*******************************************************************************
80 * Gets SPSR for BL32 entry
81 ******************************************************************************/
82uint32_t arm_get_spsr_for_bl32_entry(void)
83{
84 /*
85 * The Secure Payload Dispatcher service is responsible for
Juan Castillo7d199412015-12-14 09:35:25 +000086 * setting the SPSR prior to entry into the BL32 image.
Dan Handley9df48042015-03-19 18:58:55 +000087 */
88 return 0;
89}
90
91/*******************************************************************************
92 * Gets SPSR for BL33 entry
93 ******************************************************************************/
Soby Mathew0d268dc2016-07-11 14:13:56 +010094#ifndef AARCH32
Dan Handley9df48042015-03-19 18:58:55 +000095uint32_t arm_get_spsr_for_bl33_entry(void)
96{
Dan Handley9df48042015-03-19 18:58:55 +000097 unsigned int mode;
98 uint32_t spsr;
99
100 /* Figure out what mode we enter the non-secure world in */
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000101 mode = EL_IMPLEMENTED(2) ? MODE_EL2 : MODE_EL1;
Dan Handley9df48042015-03-19 18:58:55 +0000102
103 /*
104 * TODO: Consider the possibility of specifying the SPSR in
105 * the FIP ToC and allowing the platform to have a say as
106 * well.
107 */
108 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
109 return spsr;
110}
Soby Mathew0d268dc2016-07-11 14:13:56 +0100111#else
112/*******************************************************************************
113 * Gets SPSR for BL33 entry
114 ******************************************************************************/
115uint32_t arm_get_spsr_for_bl33_entry(void)
116{
117 unsigned int hyp_status, mode, spsr;
118
119 hyp_status = GET_VIRT_EXT(read_id_pfr1());
120
121 mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
122
123 /*
124 * TODO: Consider the possibility of specifying the SPSR in
125 * the FIP ToC and allowing the platform to have a say as
126 * well.
127 */
128 spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
129 SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
130 return spsr;
131}
132#endif /* AARCH32 */
Dan Handley9df48042015-03-19 18:58:55 +0000133
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100134/*******************************************************************************
135 * Configures access to the system counter timer module.
136 ******************************************************************************/
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800137#ifdef ARM_SYS_TIMCTL_BASE
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100138void arm_configure_sys_timer(void)
139{
140 unsigned int reg_val;
141
Soby Mathew2d9f7952018-06-11 16:21:30 +0100142 /* Read the frequency of the system counter */
143 unsigned int freq_val = plat_get_syscnt_freq2();
144
Juan Castilloaadf19a2015-11-06 16:02:32 +0000145#if ARM_CONFIG_CNTACR
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100146 reg_val = (1 << CNTACR_RPCT_SHIFT) | (1 << CNTACR_RVCT_SHIFT);
147 reg_val |= (1 << CNTACR_RFRQ_SHIFT) | (1 << CNTACR_RVOFF_SHIFT);
148 reg_val |= (1 << CNTACR_RWVT_SHIFT) | (1 << CNTACR_RWPT_SHIFT);
149 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTACR_BASE(PLAT_ARM_NSTIMER_FRAME_ID), reg_val);
Juan Castilloaadf19a2015-11-06 16:02:32 +0000150#endif /* ARM_CONFIG_CNTACR */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100151
152 reg_val = (1 << CNTNSAR_NS_SHIFT(PLAT_ARM_NSTIMER_FRAME_ID));
153 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTNSAR, reg_val);
Soby Mathew2d9f7952018-06-11 16:21:30 +0100154
155 /*
156 * Initialize CNTFRQ register in CNTCTLBase frame. The CNTFRQ
157 * system register initialized during psci_arch_setup() is different
158 * from this and has to be updated independently.
159 */
160 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTCTLBASE_CNTFRQ, freq_val);
161
162#ifdef PLAT_juno
163 /*
164 * Initialize CNTFRQ register in Non-secure CNTBase frame.
165 * This is only required for Juno, because it doesn't follow ARM ARM
166 * in that the value updated in CNTFRQ is not reflected in CNTBASE_CNTFRQ.
167 * Hence update the value manually.
168 */
169 mmio_write_32(ARM_SYS_CNT_BASE_NS + CNTBASE_CNTFRQ, freq_val);
170#endif
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100171}
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800172#endif /* ARM_SYS_TIMCTL_BASE */
Vikram Kanigiri07035432015-11-12 18:52:34 +0000173
174/*******************************************************************************
175 * Returns ARM platform specific memory map regions.
176 ******************************************************************************/
177const mmap_region_t *plat_arm_get_mmap(void)
178{
179 return plat_arm_mmap;
180}
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100181
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100182#ifdef ARM_SYS_CNTCTL_BASE
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100183
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100184unsigned int plat_get_syscnt_freq2(void)
185{
Sandrine Bailleuxa8ef6652016-06-03 15:00:46 +0100186 unsigned int counter_base_frequency;
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100187
188 /* Read the frequency from Frequency modes table */
189 counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF);
190
191 /* The first entry of the frequency modes table must not be 0 */
192 if (counter_base_frequency == 0)
193 panic();
194
195 return counter_base_frequency;
196}
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100197
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100198#endif /* ARM_SYS_CNTCTL_BASE */
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100199
200#if SDEI_SUPPORT
201/*
202 * Translate SDEI entry point to PA, and perform standard ARM entry point
203 * validation on it.
204 */
205int plat_sdei_validate_entry_point(uintptr_t ep, unsigned int client_mode)
206{
207 uint64_t par, pa;
208 uint32_t scr_el3;
209
210 /* Doing Non-secure address translation requires SCR_EL3.NS set */
211 scr_el3 = read_scr_el3();
212 write_scr_el3(scr_el3 | SCR_NS_BIT);
213 isb();
214
215 assert((client_mode == MODE_EL2) || (client_mode == MODE_EL1));
216 if (client_mode == MODE_EL2) {
217 /*
218 * Translate entry point to Physical Address using the EL2
219 * translation regime.
220 */
221 ats1e2r(ep);
222 } else {
223 /*
224 * Translate entry point to Physical Address using the EL1&0
225 * translation regime, including stage 2.
226 */
227 ats12e1r(ep);
228 }
229 isb();
230 par = read_par_el1();
231
232 /* Restore original SCRL_EL3 */
233 write_scr_el3(scr_el3);
234 isb();
235
236 /* If the translation resulted in fault, return failure */
237 if ((par & PAR_F_MASK) != 0)
238 return -1;
239
240 /* Extract Physical Address from PAR */
241 pa = (par & (PAR_ADDR_MASK << PAR_ADDR_SHIFT));
242
243 /* Perform NS entry point validation on the physical address */
244 return arm_validate_ns_entrypoint(pa);
245}
246#endif