blob: 74c65ed3388acd28744ef59408249c31ed463a7f [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Vikram Kanigiri07035432015-11-12 18:52:34 +00002 * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30#include <arch.h>
31#include <arch_helpers.h>
Yatharth Kochar3c0087a2016-04-14 14:49:37 +010032#include <debug.h>
Dan Handley9df48042015-03-19 18:58:55 +000033#include <mmio.h>
34#include <plat_arm.h>
Soby Mathew61e8d0b2015-10-12 17:32:29 +010035#include <platform_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000036#include <xlat_tables.h>
37
Vikram Kanigiri07035432015-11-12 18:52:34 +000038extern const mmap_region_t plat_arm_mmap[];
Dan Handley9df48042015-03-19 18:58:55 +000039
Dan Handley9df48042015-03-19 18:58:55 +000040/* Weak definitions may be overridden in specific ARM standard platform */
41#pragma weak plat_get_ns_image_entrypoint
Vikram Kanigiri07035432015-11-12 18:52:34 +000042#pragma weak plat_arm_get_mmap
Yatharth Kochar3c0087a2016-04-14 14:49:37 +010043#pragma weak plat_get_syscnt_freq
Dan Handley9df48042015-03-19 18:58:55 +000044
45/*******************************************************************************
46 * Macro generating the code for the function setting up the pagetables as per
47 * the platform memory map & initialize the mmu, for the given exception level
48 ******************************************************************************/
49#if USE_COHERENT_MEM
50#define DEFINE_CONFIGURE_MMU_EL(_el) \
51 void arm_configure_mmu_el##_el(unsigned long total_base, \
52 unsigned long total_size, \
53 unsigned long ro_start, \
54 unsigned long ro_limit, \
55 unsigned long coh_start, \
56 unsigned long coh_limit) \
57 { \
58 mmap_add_region(total_base, total_base, \
59 total_size, \
60 MT_MEMORY | MT_RW | MT_SECURE); \
61 mmap_add_region(ro_start, ro_start, \
62 ro_limit - ro_start, \
63 MT_MEMORY | MT_RO | MT_SECURE); \
64 mmap_add_region(coh_start, coh_start, \
65 coh_limit - coh_start, \
66 MT_DEVICE | MT_RW | MT_SECURE); \
Vikram Kanigiri07035432015-11-12 18:52:34 +000067 mmap_add(plat_arm_get_mmap()); \
Dan Handley9df48042015-03-19 18:58:55 +000068 init_xlat_tables(); \
69 \
70 enable_mmu_el##_el(0); \
71 }
72#else
73#define DEFINE_CONFIGURE_MMU_EL(_el) \
74 void arm_configure_mmu_el##_el(unsigned long total_base, \
75 unsigned long total_size, \
76 unsigned long ro_start, \
77 unsigned long ro_limit) \
78 { \
79 mmap_add_region(total_base, total_base, \
80 total_size, \
81 MT_MEMORY | MT_RW | MT_SECURE); \
82 mmap_add_region(ro_start, ro_start, \
83 ro_limit - ro_start, \
84 MT_MEMORY | MT_RO | MT_SECURE); \
Vikram Kanigiri07035432015-11-12 18:52:34 +000085 mmap_add(plat_arm_get_mmap()); \
Dan Handley9df48042015-03-19 18:58:55 +000086 init_xlat_tables(); \
87 \
88 enable_mmu_el##_el(0); \
89 }
90#endif
91
92/* Define EL1 and EL3 variants of the function initialising the MMU */
93DEFINE_CONFIGURE_MMU_EL(1)
94DEFINE_CONFIGURE_MMU_EL(3)
95
96
Soby Mathew21f93612016-03-23 10:11:10 +000097uintptr_t plat_get_ns_image_entrypoint(void)
Dan Handley9df48042015-03-19 18:58:55 +000098{
99 return PLAT_ARM_NS_IMAGE_OFFSET;
100}
101
102/*******************************************************************************
103 * Gets SPSR for BL32 entry
104 ******************************************************************************/
105uint32_t arm_get_spsr_for_bl32_entry(void)
106{
107 /*
108 * The Secure Payload Dispatcher service is responsible for
Juan Castillo7d199412015-12-14 09:35:25 +0000109 * setting the SPSR prior to entry into the BL32 image.
Dan Handley9df48042015-03-19 18:58:55 +0000110 */
111 return 0;
112}
113
114/*******************************************************************************
115 * Gets SPSR for BL33 entry
116 ******************************************************************************/
117uint32_t arm_get_spsr_for_bl33_entry(void)
118{
119 unsigned long el_status;
120 unsigned int mode;
121 uint32_t spsr;
122
123 /* Figure out what mode we enter the non-secure world in */
124 el_status = read_id_aa64pfr0_el1() >> ID_AA64PFR0_EL2_SHIFT;
125 el_status &= ID_AA64PFR0_ELX_MASK;
126
127 mode = (el_status) ? MODE_EL2 : MODE_EL1;
128
129 /*
130 * TODO: Consider the possibility of specifying the SPSR in
131 * the FIP ToC and allowing the platform to have a say as
132 * well.
133 */
134 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
135 return spsr;
136}
137
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100138/*******************************************************************************
139 * Configures access to the system counter timer module.
140 ******************************************************************************/
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800141#ifdef ARM_SYS_TIMCTL_BASE
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100142void arm_configure_sys_timer(void)
143{
144 unsigned int reg_val;
145
Juan Castilloaadf19a2015-11-06 16:02:32 +0000146#if ARM_CONFIG_CNTACR
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100147 reg_val = (1 << CNTACR_RPCT_SHIFT) | (1 << CNTACR_RVCT_SHIFT);
148 reg_val |= (1 << CNTACR_RFRQ_SHIFT) | (1 << CNTACR_RVOFF_SHIFT);
149 reg_val |= (1 << CNTACR_RWVT_SHIFT) | (1 << CNTACR_RWPT_SHIFT);
150 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTACR_BASE(PLAT_ARM_NSTIMER_FRAME_ID), reg_val);
Juan Castilloaadf19a2015-11-06 16:02:32 +0000151#endif /* ARM_CONFIG_CNTACR */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100152
153 reg_val = (1 << CNTNSAR_NS_SHIFT(PLAT_ARM_NSTIMER_FRAME_ID));
154 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTNSAR, reg_val);
155}
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800156#endif /* ARM_SYS_TIMCTL_BASE */
Vikram Kanigiri07035432015-11-12 18:52:34 +0000157
158/*******************************************************************************
159 * Returns ARM platform specific memory map regions.
160 ******************************************************************************/
161const mmap_region_t *plat_arm_get_mmap(void)
162{
163 return plat_arm_mmap;
164}
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100165
166unsigned long long plat_get_syscnt_freq(void)
167{
168 unsigned long long counter_base_frequency;
169
170 /* Read the frequency from Frequency modes table */
171 counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF);
172
173 /* The first entry of the frequency modes table must not be 0 */
174 if (counter_base_frequency == 0)
175 panic();
176
177 return counter_base_frequency;
178}