blob: fcc4a0a1e4cecaa8519493badf5a26c78b8ef455 [file] [log] [blame]
Dan Handleyed6ff952014-05-14 17:44:19 +01001/*
Manish V Badarkheeba13bd2022-01-08 23:08:02 +00002 * Copyright (c) 2014-2022, Arm Limited and Contributors. All rights reserved.
Dan Handleyed6ff952014-05-14 17:44:19 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyed6ff952014-05-14 17:44:19 +01005 */
6
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +00007#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
Dan Handleyed6ff952014-05-14 17:44:19 +01009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <drivers/arm/tzc400.h>
11#include <lib/utils_def.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000012#include <plat/arm/board/common/v2m_def.h>
13#include <plat/arm/common/arm_def.h>
14#include <plat/arm/common/arm_spm_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <plat/common/common_def.h>
16
Dan Handley4fd2f5c2014-08-04 11:41:20 +010017#include "../fvp_def.h"
Dan Handleyed6ff952014-05-14 17:44:19 +010018
Soby Mathewa869de12015-05-08 10:18:59 +010019/* Required platform porting definitions */
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060020#define PLATFORM_CORE_COUNT (U(FVP_CLUSTER_COUNT) * \
21 U(FVP_MAX_CPUS_PER_CLUSTER) * \
22 U(FVP_MAX_PE_PER_CPU))
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000023
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060024#define PLAT_NUM_PWR_DOMAINS (U(FVP_CLUSTER_COUNT) + \
25 PLATFORM_CORE_COUNT + U(1))
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000026
Soby Mathew9ca28062017-10-11 16:08:58 +010027#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
Dan Handleyed6ff952014-05-14 17:44:19 +010028
Dan Handley2b6b5742015-03-19 19:17:53 +000029/*
Soby Mathewa869de12015-05-08 10:18:59 +010030 * Other platform porting definitions are provided by included headers
Dan Handley2b6b5742015-03-19 19:17:53 +000031 */
Dan Handleyed6ff952014-05-14 17:44:19 +010032
Dan Handley2b6b5742015-03-19 19:17:53 +000033/*
34 * Required ARM standard platform porting definitions
35 */
Deepika Bhavnani4287c0c2019-12-13 10:23:18 -060036#define PLAT_ARM_CLUSTER_COUNT U(FVP_CLUSTER_COUNT)
Dan Handleyed6ff952014-05-14 17:44:19 +010037
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000038#define PLAT_ARM_TRUSTED_SRAM_SIZE UL(0x00040000) /* 256 KB */
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +010039
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000040#define PLAT_ARM_TRUSTED_ROM_BASE UL(0x00000000)
41#define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x04000000) /* 64 MB */
Dan Handleyed6ff952014-05-14 17:44:19 +010042
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000043#define PLAT_ARM_TRUSTED_DRAM_BASE UL(0x06000000)
44#define PLAT_ARM_TRUSTED_DRAM_SIZE UL(0x02000000) /* 32 MB */
Juan Castillo9246ab82015-01-28 16:46:57 +000045
Zelalem Awekec43c5632021-07-12 23:41:05 -050046#if ENABLE_RME
47#define PLAT_ARM_RMM_BASE (RMM_BASE)
48#define PLAT_ARM_RMM_SIZE (RMM_LIMIT - RMM_BASE)
49#endif
50
Arunachalam Ganapathy40618cf2020-07-27 13:51:30 +010051/*
52 * Max size of SPMC is 2MB for fvp. With SPMD enabled this value corresponds to
53 * max size of BL32 image.
54 */
55#if defined(SPD_spmd)
56#define PLAT_ARM_SPMC_BASE PLAT_ARM_TRUSTED_DRAM_BASE
57#define PLAT_ARM_SPMC_SIZE UL(0x200000) /* 2 MB */
58#endif
59
Roberto Vargas550eb082018-01-05 16:00:05 +000060/* virtual address used by dynamic mem_protect for chunk_base */
Sathees Balya30952cc2018-09-27 14:41:02 +010061#define PLAT_ARM_MEM_PROTEC_VA_FRAME UL(0xc0000000)
Roberto Vargas550eb082018-01-05 16:00:05 +000062
Dan Handley2b6b5742015-03-19 19:17:53 +000063/* No SCP in FVP */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000064#define PLAT_ARM_SCP_TZC_DRAM1_SIZE UL(0x0)
Juan Castillo9246ab82015-01-28 16:46:57 +000065
Sami Mujawara43ae7c2019-05-09 13:35:02 +010066#define PLAT_ARM_DRAM2_BASE ULL(0x880000000)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000067#define PLAT_ARM_DRAM2_SIZE UL(0x80000000)
Juan Castillod227d8b2015-01-07 13:49:59 +000068
Zelalem Awekecb6b5622021-07-26 21:28:42 -050069/* Range of kernel DTB load address */
70#define FVP_DTB_DRAM_MAP_START ULL(0x82000000)
Zelalem Aweke1e8e3fd2021-07-26 21:39:05 -050071#define FVP_DTB_DRAM_MAP_SIZE ULL(0x02000000) /* 32 MB */
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -050072
73#define ARM_DTB_DRAM_NS MAP_REGION_FLAT( \
Zelalem Awekecb6b5622021-07-26 21:28:42 -050074 FVP_DTB_DRAM_MAP_START, \
75 FVP_DTB_DRAM_MAP_SIZE, \
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -050076 MT_MEMORY | MT_RO | MT_NS)
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010077/*
Juan Castillo7d199412015-12-14 09:35:25 +000078 * Load address of BL33 for this platform port
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010079 */
Sandrine Bailleuxafa91db2019-01-31 15:01:32 +010080#define PLAT_ARM_NS_IMAGE_BASE (ARM_DRAM1_BASE + UL(0x8000000))
Dan Handleyed6ff952014-05-14 17:44:19 +010081
Antonio Nino Diaz92029262018-09-28 16:39:26 +010082/*
83 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
84 * plat_arm_mmap array defined for each BL stage.
85 */
86#if defined(IMAGE_BL31)
Paul Beesleydb4e25a2019-10-14 15:27:12 +000087# if SPM_MM
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -060088# define PLAT_ARM_MMAP_ENTRIES 10
Zelalem Awekec43c5632021-07-12 23:41:05 -050089# if ENABLE_RME
90# define MAX_XLAT_TABLES 10
91# else
92# define MAX_XLAT_TABLES 9
93# endif
Antonio Nino Diaz840627f2018-11-27 08:36:02 +000094# define PLAT_SP_IMAGE_MMAP_REGIONS 30
Antonio Nino Diaz92029262018-09-28 16:39:26 +010095# define PLAT_SP_IMAGE_MAX_XLAT_TABLES 10
96# else
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -060097# define PLAT_ARM_MMAP_ENTRIES 9
Ambroise Vincent9660dc12019-07-12 13:47:03 +010098# if USE_DEBUGFS
Zelalem Awekec43c5632021-07-12 23:41:05 -050099# if ENABLE_RME
100# define MAX_XLAT_TABLES 9
101# else
102# define MAX_XLAT_TABLES 8
103# endif
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100104# else
Zelalem Awekec43c5632021-07-12 23:41:05 -0500105# if ENABLE_RME
106# define MAX_XLAT_TABLES 8
107# else
108# define MAX_XLAT_TABLES 7
109# endif
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100110# endif
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100111# endif
112#elif defined(IMAGE_BL32)
Madhukar Pappireddyae9677b2020-01-27 13:37:51 -0600113# define PLAT_ARM_MMAP_ENTRIES 9
Madhukar Pappireddyaa1121f2020-03-13 13:00:17 -0500114# define MAX_XLAT_TABLES 6
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100115#elif !USE_ROMLIB
116# define PLAT_ARM_MMAP_ENTRIES 11
117# define MAX_XLAT_TABLES 5
118#else
119# define PLAT_ARM_MMAP_ENTRIES 12
120# define MAX_XLAT_TABLES 6
121#endif
122
123/*
124 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
125 * plus a little space for growth.
126 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000127#define PLAT_ARM_MAX_BL1_RW_SIZE UL(0xB000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100128
129/*
130 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
131 */
132
133#if USE_ROMLIB
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000134#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0x1000)
135#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0xe000)
Manish V Badarkhedd6f2522021-02-22 17:30:17 +0000136#define FVP_BL2_ROMLIB_OPTIMIZATION UL(0x5000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100137#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000138#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0)
139#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0)
Louis Mayencourt438aa722019-10-11 14:31:13 +0100140#define FVP_BL2_ROMLIB_OPTIMIZATION UL(0)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100141#endif
142
143/*
144 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
145 * little space for growth.
146 */
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000147#if TRUSTED_BOARD_BOOT && COT_DESC_IN_DTB
Manish V Badarkheb92a9542020-09-04 15:01:30 +0100148# define PLAT_ARM_MAX_BL2_SIZE (UL(0x1E000) - FVP_BL2_ROMLIB_OPTIMIZATION)
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000149#elif CRYPTO_SUPPORT
Louis Mayencourt438aa722019-10-11 14:31:13 +0100150# define PLAT_ARM_MAX_BL2_SIZE (UL(0x1D000) - FVP_BL2_ROMLIB_OPTIMIZATION)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100151#else
Manish V Badarkhe1856cc92020-07-10 09:44:21 +0100152# define PLAT_ARM_MAX_BL2_SIZE (UL(0x13000) - FVP_BL2_ROMLIB_OPTIMIZATION)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100153#endif
154
Alexei Fedorovea0424f2020-02-17 13:38:35 +0000155#if RESET_TO_BL31
Zelalem Awekec43c5632021-07-12 23:41:05 -0500156/* Size of Trusted SRAM - the first 4KB of shared memory - GPT L0 Tables */
Alexei Fedorovea0424f2020-02-17 13:38:35 +0000157#define PLAT_ARM_MAX_BL31_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \
Zelalem Awekec43c5632021-07-12 23:41:05 -0500158 ARM_SHARED_RAM_SIZE - \
159 ARM_L0_GPT_SIZE)
Alexei Fedorovea0424f2020-02-17 13:38:35 +0000160#else
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100161/*
162 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
163 * calculated using the current BL31 PROGBITS debug size plus the sizes of
164 * BL2 and BL1-RW
165 */
Zelalem Awekec43c5632021-07-12 23:41:05 -0500166#define PLAT_ARM_MAX_BL31_SIZE (UL(0x3D000) - ARM_L0_GPT_SIZE)
Alexei Fedorovea0424f2020-02-17 13:38:35 +0000167#endif /* RESET_TO_BL31 */
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100168
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700169#ifndef __aarch64__
Manish Pandey928da862021-06-10 15:22:48 +0100170#if RESET_TO_SP_MIN
171/* Size of Trusted SRAM - the first 4KB of shared memory */
172#define PLAT_ARM_MAX_BL32_SIZE (PLAT_ARM_TRUSTED_SRAM_SIZE - \
173 ARM_SHARED_RAM_SIZE)
174#else
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100175/*
176 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
177 * calculated using the current SP_MIN PROGBITS debug size plus the sizes of
178 * BL2 and BL1-RW
179 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000180# define PLAT_ARM_MAX_BL32_SIZE UL(0x3B000)
Manish Pandey928da862021-06-10 15:22:48 +0100181#endif /* RESET_TO_SP_MIN */
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100182#endif
Dan Handleyed6ff952014-05-14 17:44:19 +0100183
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100184/*
185 * Size of cacheable stacks
186 */
187#if defined(IMAGE_BL1)
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000188# if CRYPTO_SUPPORT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000189# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100190# else
Louis Mayencourt2cef2d32020-01-17 16:10:45 +0000191# define PLATFORM_STACK_SIZE UL(0x500)
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000192# endif /* CRYPTO_SUPPORT */
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100193#elif defined(IMAGE_BL2)
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000194# if CRYPTO_SUPPORT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000195# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100196# else
Soby Mathewea4195d2021-06-18 12:25:35 +0100197# define PLATFORM_STACK_SIZE UL(0x600)
Manish V Badarkheeba13bd2022-01-08 23:08:02 +0000198# endif /* CRYPTO_SUPPORT */
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100199#elif defined(IMAGE_BL2U)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000200# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100201#elif defined(IMAGE_BL31)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000202# define PLATFORM_STACK_SIZE UL(0x800)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100203#elif defined(IMAGE_BL32)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000204# define PLATFORM_STACK_SIZE UL(0x440)
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500205#elif defined(IMAGE_RMM)
206# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100207#endif
208
209#define MAX_IO_DEVICES 3
210#define MAX_IO_HANDLES 4
211
212/* Reserve the last block of flash for PSCI MEM PROTECT flag */
Manish V Badarkhe443ccbc2021-04-22 11:13:21 +0100213#define PLAT_ARM_FLASH_IMAGE_BASE V2M_FLASH0_BASE
214#define PLAT_ARM_FLASH_IMAGE_MAX_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100215
Manish V Badarkhedd6f2522021-02-22 17:30:17 +0000216#if ARM_GPT_SUPPORT
217/*
218 * Offset of the FIP in the GPT image. BL1 component uses this option
219 * as it does not load the partition table to get the FIP base
220 * address. At sector 34 by default (i.e. after reserved sectors 0-33)
221 * Offset = 34 * 512(sector size) = 17408 i.e. 0x4400
222 */
223#define PLAT_ARM_FIP_OFFSET_IN_GPT 0x4400
224#endif /* ARM_GPT_SUPPORT */
225
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100226#define PLAT_ARM_NVM_BASE V2M_FLASH0_BASE
227#define PLAT_ARM_NVM_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
228
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100229/*
Dan Handley2b6b5742015-03-19 19:17:53 +0000230 * PL011 related constants
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100231 */
Dan Handley2b6b5742015-03-19 19:17:53 +0000232#define PLAT_ARM_BOOT_UART_BASE V2M_IOFPGA_UART0_BASE
233#define PLAT_ARM_BOOT_UART_CLK_IN_HZ V2M_IOFPGA_UART0_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +0100234
Usama Arif81eb5ce2019-02-11 16:35:42 +0000235#define PLAT_ARM_RUN_UART_BASE V2M_IOFPGA_UART1_BASE
236#define PLAT_ARM_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
Soby Mathew2fd66be2015-12-09 11:38:43 +0000237
Usama Arif81eb5ce2019-02-11 16:35:42 +0000238#define PLAT_ARM_CRASH_UART_BASE PLAT_ARM_RUN_UART_BASE
239#define PLAT_ARM_CRASH_UART_CLK_IN_HZ PLAT_ARM_RUN_UART_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +0100240
Dan Handley2b6b5742015-03-19 19:17:53 +0000241#define PLAT_ARM_TSP_UART_BASE V2M_IOFPGA_UART2_BASE
242#define PLAT_ARM_TSP_UART_CLK_IN_HZ V2M_IOFPGA_UART2_CLK_IN_HZ
Dan Handley4fd2f5c2014-08-04 11:41:20 +0100243
Zelalem Awekec8bc23e2021-07-09 15:32:21 -0500244#define PLAT_ARM_TRP_UART_BASE V2M_IOFPGA_UART3_BASE
245#define PLAT_ARM_TRP_UART_CLK_IN_HZ V2M_IOFPGA_UART3_CLK_IN_HZ
246
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000247#define PLAT_FVP_SMMUV3_BASE UL(0x2b400000)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100248
Dan Handley2b6b5742015-03-19 19:17:53 +0000249/* CCI related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000250#define PLAT_FVP_CCI400_BASE UL(0x2c090000)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100251#define PLAT_FVP_CCI400_CLUS0_SL_PORT 3
252#define PLAT_FVP_CCI400_CLUS1_SL_PORT 4
253
254/* CCI-500/CCI-550 on Base platform */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000255#define PLAT_FVP_CCI5XX_BASE UL(0x2a000000)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100256#define PLAT_FVP_CCI5XX_CLUS0_SL_PORT 5
257#define PLAT_FVP_CCI5XX_CLUS1_SL_PORT 6
Juan Castilloe33ee5f2014-12-19 09:51:00 +0000258
Soby Mathew7356b1e2016-03-24 10:12:42 +0000259/* CCN related constants. Only CCN 502 is currently supported */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000260#define PLAT_ARM_CCN_BASE UL(0x2e000000)
Soby Mathew7356b1e2016-03-24 10:12:42 +0000261#define PLAT_ARM_CLUSTER_TO_CCN_ID_MAP 1, 5, 7, 11
262
Vikram Kanigiria2cee032015-07-31 16:35:05 +0100263/* System timer related constants */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000264#define PLAT_ARM_NSTIMER_FRAME_ID U(1)
Vikram Kanigiria2cee032015-07-31 16:35:05 +0100265
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100266/* Mailbox base address */
267#define PLAT_ARM_TRUSTED_MAILBOX_BASE ARM_TRUSTED_SRAM_BASE
268
269
Dan Handley2b6b5742015-03-19 19:17:53 +0000270/* TrustZone controller related constants
271 *
272 * Currently only filters 0 and 2 are connected on Base FVP.
273 * Filter 0 : CPU clusters (no access to DRAM by default)
274 * Filter 1 : not connected
275 * Filter 2 : LCDs (access to VRAM allowed by default)
276 * Filter 3 : not connected
277 * Programming unconnected filters will have no effect at the
278 * moment. These filter could, however, be connected in future.
279 * So care should be taken not to configure the unused filters.
280 *
281 * Allow only non-secure access to all DRAM to supported devices.
282 * Give access to the CPUs and Virtio. Some devices
283 * would normally use the default ID so allow that too.
284 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000285#define PLAT_ARM_TZC_BASE UL(0x2a4a0000)
Soby Mathew9c708b52016-02-26 14:23:19 +0000286#define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT(0)
Dan Handleyed6ff952014-05-14 17:44:19 +0100287
Dan Handley2b6b5742015-03-19 19:17:53 +0000288#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
289 TZC_REGION_ACCESS_RDWR(FVP_NSAID_DEFAULT) | \
290 TZC_REGION_ACCESS_RDWR(FVP_NSAID_PCI) | \
291 TZC_REGION_ACCESS_RDWR(FVP_NSAID_AP) | \
292 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO) | \
293 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO_OLD))
Dan Handleyed6ff952014-05-14 17:44:19 +0100294
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000295/*
296 * GIC related constants to cater for both GICv2 and GICv3 instances of an
Alexei Fedorov61369a22020-07-13 14:59:02 +0100297 * FVP. They could be overridden at runtime in case the FVP implements the
298 * legacy VE memory map.
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000299 */
300#define PLAT_ARM_GICD_BASE BASE_GICD_BASE
301#define PLAT_ARM_GICR_BASE BASE_GICR_BASE
302#define PLAT_ARM_GICC_BASE BASE_GICC_BASE
303
304/*
305 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
306 * terminology. On a GICv2 system or mode, the lists will be merged and treated
307 * as Group 0 interrupts.
308 */
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100309#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
310 ARM_G1S_IRQ_PROPS(grp), \
Sathees Balya30952cc2018-09-27 14:41:02 +0100311 INTR_PROP_DESC(FVP_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100312 GIC_INTR_CFG_LEVEL), \
Sathees Balya30952cc2018-09-27 14:41:02 +0100313 INTR_PROP_DESC(FVP_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100314 GIC_INTR_CFG_LEVEL)
315
316#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
317
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +0100318#if SDEI_IN_FCONF
319#define PLAT_SDEI_DP_EVENT_MAX_CNT ARM_SDEI_DP_EVENT_MAX_CNT
320#define PLAT_SDEI_DS_EVENT_MAX_CNT ARM_SDEI_DS_EVENT_MAX_CNT
321#else
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000322#define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS
323#define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +0100324#endif
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000325
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100326#define PLAT_ARM_SP_IMAGE_STACK_BASE (PLAT_SP_IMAGE_NS_BUF_BASE + \
327 PLAT_SP_IMAGE_NS_BUF_SIZE)
Sughosh Ganu5f212942018-05-16 15:35:25 +0530328
Sughosh Ganud284b572018-11-14 10:42:46 +0530329#define PLAT_SP_PRI PLAT_RAS_PRI
330
Manoj Kumar69bebd82019-06-21 17:07:13 +0100331/*
332 * Physical and virtual address space limits for MMU in AARCH64 & AARCH32 modes
333 */
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700334#ifdef __aarch64__
Manoj Kumar69bebd82019-06-21 17:07:13 +0100335#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 36)
336#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 36)
337#else
338#define PLAT_PHY_ADDR_SPACE_SIZE (1ULL << 32)
339#define PLAT_VIRT_ADDR_SPACE_SIZE (1ULL << 32)
340#endif
341
Manish V Badarkhe7ca9d652021-09-14 22:41:46 +0100342/*
343 * Maximum size of Event Log buffer used in Measured Boot Event Log driver
344 */
345#define PLAT_ARM_EVENT_LOG_MAX_SIZE UL(0x400)
346
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000347#endif /* PLATFORM_DEF_H */