blob: 70e51fd95ae547ecb85d277192406067849e475a [file] [log] [blame]
Dan Handleyed6ff952014-05-14 17:44:19 +01001/*
Roberto Vargasfecedb02018-02-01 15:19:00 +00002 * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
Dan Handleyed6ff952014-05-14 17:44:19 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyed6ff952014-05-14 17:44:19 +01005 */
6
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +00007#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
Dan Handleyed6ff952014-05-14 17:44:19 +01009
Roberto Vargas550eb082018-01-05 16:00:05 +000010/* Enable the dynamic translation tables library. */
11#ifdef AARCH32
12# if defined(IMAGE_BL32) && RESET_TO_SP_MIN
13# define PLAT_XLAT_TABLES_DYNAMIC 1
14# endif
15#else
16# if defined(IMAGE_BL31) && RESET_TO_BL31
17# define PLAT_XLAT_TABLES_DYNAMIC 1
18# endif
19#endif /* AARCH32 */
20
Dan Handley2b6b5742015-03-19 19:17:53 +000021#include <arm_def.h>
Antonio Nino Diaz9c4b1b72017-11-24 16:43:15 +000022#include <arm_spm_def.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000023#include <common_def.h>
24#include <tzc400.h>
Sandrine Bailleuxe32c0422017-09-20 16:39:20 +010025#include <utils_def.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000026#include <v2m_def.h>
Dan Handley4fd2f5c2014-08-04 11:41:20 +010027#include "../fvp_def.h"
Dan Handleyed6ff952014-05-14 17:44:19 +010028
Soby Mathewa869de12015-05-08 10:18:59 +010029/* Required platform porting definitions */
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000030#define PLATFORM_CORE_COUNT \
31 (FVP_CLUSTER_COUNT * FVP_MAX_CPUS_PER_CLUSTER * FVP_MAX_PE_PER_CPU)
32
Soby Mathew47e43f22016-02-01 14:04:34 +000033#define PLAT_NUM_PWR_DOMAINS (FVP_CLUSTER_COUNT + \
Soby Mathew9ca28062017-10-11 16:08:58 +010034 PLATFORM_CORE_COUNT) + 1
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000035
Soby Mathew9ca28062017-10-11 16:08:58 +010036#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
Dan Handleyed6ff952014-05-14 17:44:19 +010037
Dan Handley2b6b5742015-03-19 19:17:53 +000038/*
Soby Mathewa869de12015-05-08 10:18:59 +010039 * Other platform porting definitions are provided by included headers
Dan Handley2b6b5742015-03-19 19:17:53 +000040 */
Dan Handleyed6ff952014-05-14 17:44:19 +010041
Dan Handley2b6b5742015-03-19 19:17:53 +000042/*
43 * Required ARM standard platform porting definitions
44 */
Soby Mathew47e43f22016-02-01 14:04:34 +000045#define PLAT_ARM_CLUSTER_COUNT FVP_CLUSTER_COUNT
Dan Handleyed6ff952014-05-14 17:44:19 +010046
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000047#define PLAT_ARM_TRUSTED_SRAM_SIZE UL(0x00040000) /* 256 KB */
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +010048
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000049#define PLAT_ARM_TRUSTED_ROM_BASE UL(0x00000000)
50#define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x04000000) /* 64 MB */
Dan Handleyed6ff952014-05-14 17:44:19 +010051
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000052#define PLAT_ARM_TRUSTED_DRAM_BASE UL(0x06000000)
53#define PLAT_ARM_TRUSTED_DRAM_SIZE UL(0x02000000) /* 32 MB */
Juan Castillo9246ab82015-01-28 16:46:57 +000054
Roberto Vargas550eb082018-01-05 16:00:05 +000055/* virtual address used by dynamic mem_protect for chunk_base */
Sathees Balya30952cc2018-09-27 14:41:02 +010056#define PLAT_ARM_MEM_PROTEC_VA_FRAME UL(0xc0000000)
Roberto Vargas550eb082018-01-05 16:00:05 +000057
Dan Handley2b6b5742015-03-19 19:17:53 +000058/* No SCP in FVP */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000059#define PLAT_ARM_SCP_TZC_DRAM1_SIZE UL(0x0)
Juan Castillo9246ab82015-01-28 16:46:57 +000060
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000061#define PLAT_ARM_DRAM2_SIZE UL(0x80000000)
Juan Castillod227d8b2015-01-07 13:49:59 +000062
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010063/*
Juan Castillo7d199412015-12-14 09:35:25 +000064 * Load address of BL33 for this platform port
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010065 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000066#define PLAT_ARM_NS_IMAGE_OFFSET (ARM_DRAM1_BASE + UL(0x8000000))
Dan Handleyed6ff952014-05-14 17:44:19 +010067
Antonio Nino Diaz92029262018-09-28 16:39:26 +010068/*
69 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
70 * plat_arm_mmap array defined for each BL stage.
71 */
72#if defined(IMAGE_BL31)
73# if ENABLE_SPM
74# define PLAT_ARM_MMAP_ENTRIES 9
Antonio Nino Diaz840627f2018-11-27 08:36:02 +000075# define MAX_XLAT_TABLES 9
76# define PLAT_SP_IMAGE_MMAP_REGIONS 30
Antonio Nino Diaz92029262018-09-28 16:39:26 +010077# define PLAT_SP_IMAGE_MAX_XLAT_TABLES 10
78# else
79# define PLAT_ARM_MMAP_ENTRIES 8
80# define MAX_XLAT_TABLES 5
81# endif
82#elif defined(IMAGE_BL32)
83# define PLAT_ARM_MMAP_ENTRIES 8
84# define MAX_XLAT_TABLES 5
85#elif !USE_ROMLIB
86# define PLAT_ARM_MMAP_ENTRIES 11
87# define MAX_XLAT_TABLES 5
88#else
89# define PLAT_ARM_MMAP_ENTRIES 12
90# define MAX_XLAT_TABLES 6
91#endif
92
93/*
94 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
95 * plus a little space for growth.
96 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000097#define PLAT_ARM_MAX_BL1_RW_SIZE UL(0xB000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +010098
99/*
100 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
101 */
102
103#if USE_ROMLIB
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000104#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0x1000)
105#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0xe000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100106#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000107#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0)
108#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100109#endif
110
111/*
112 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
113 * little space for growth.
114 */
115#if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000116# define PLAT_ARM_MAX_BL2_SIZE UL(0x1D000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100117#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000118# define PLAT_ARM_MAX_BL2_SIZE UL(0x11000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100119#endif
120
121/*
122 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
123 * calculated using the current BL31 PROGBITS debug size plus the sizes of
124 * BL2 and BL1-RW
125 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000126#define PLAT_ARM_MAX_BL31_SIZE UL(0x3B000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100127
128#ifdef AARCH32
129/*
130 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
131 * calculated using the current SP_MIN PROGBITS debug size plus the sizes of
132 * BL2 and BL1-RW
133 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000134# define PLAT_ARM_MAX_BL32_SIZE UL(0x3B000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100135#endif
Dan Handleyed6ff952014-05-14 17:44:19 +0100136
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100137/*
138 * Size of cacheable stacks
139 */
140#if defined(IMAGE_BL1)
141# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000142# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100143# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000144# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100145# endif
146#elif defined(IMAGE_BL2)
147# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000148# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100149# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000150# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100151# endif
152#elif defined(IMAGE_BL2U)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000153# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100154#elif defined(IMAGE_BL31)
155# if ENABLE_SPM
Antonio Nino Diazecfaf112018-10-18 14:02:39 +0100156# define PLATFORM_STACK_SIZE UL(0x600)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100157# elif PLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000158# define PLATFORM_STACK_SIZE UL(0x800)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100159# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000160# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100161# endif
162#elif defined(IMAGE_BL32)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000163# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100164#endif
165
166#define MAX_IO_DEVICES 3
167#define MAX_IO_HANDLES 4
168
169/* Reserve the last block of flash for PSCI MEM PROTECT flag */
170#define PLAT_ARM_FIP_BASE V2M_FLASH0_BASE
171#define PLAT_ARM_FIP_MAX_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
172
173#define PLAT_ARM_NVM_BASE V2M_FLASH0_BASE
174#define PLAT_ARM_NVM_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
175
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100176/*
Dan Handley2b6b5742015-03-19 19:17:53 +0000177 * PL011 related constants
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100178 */
Dan Handley2b6b5742015-03-19 19:17:53 +0000179#define PLAT_ARM_BOOT_UART_BASE V2M_IOFPGA_UART0_BASE
180#define PLAT_ARM_BOOT_UART_CLK_IN_HZ V2M_IOFPGA_UART0_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +0100181
Soby Mathew2fd66be2015-12-09 11:38:43 +0000182#define PLAT_ARM_BL31_RUN_UART_BASE V2M_IOFPGA_UART1_BASE
183#define PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
184
Dimitris Papastamos52323b02017-06-07 13:45:41 +0100185#define PLAT_ARM_SP_MIN_RUN_UART_BASE V2M_IOFPGA_UART1_BASE
186#define PLAT_ARM_SP_MIN_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
187
Soby Mathew2fd66be2015-12-09 11:38:43 +0000188#define PLAT_ARM_CRASH_UART_BASE PLAT_ARM_BL31_RUN_UART_BASE
189#define PLAT_ARM_CRASH_UART_CLK_IN_HZ PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +0100190
Dan Handley2b6b5742015-03-19 19:17:53 +0000191#define PLAT_ARM_TSP_UART_BASE V2M_IOFPGA_UART2_BASE
192#define PLAT_ARM_TSP_UART_CLK_IN_HZ V2M_IOFPGA_UART2_CLK_IN_HZ
Dan Handley4fd2f5c2014-08-04 11:41:20 +0100193
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000194#define PLAT_FVP_SMMUV3_BASE UL(0x2b400000)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100195
Dan Handley2b6b5742015-03-19 19:17:53 +0000196/* CCI related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000197#define PLAT_FVP_CCI400_BASE UL(0x2c090000)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100198#define PLAT_FVP_CCI400_CLUS0_SL_PORT 3
199#define PLAT_FVP_CCI400_CLUS1_SL_PORT 4
200
201/* CCI-500/CCI-550 on Base platform */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000202#define PLAT_FVP_CCI5XX_BASE UL(0x2a000000)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100203#define PLAT_FVP_CCI5XX_CLUS0_SL_PORT 5
204#define PLAT_FVP_CCI5XX_CLUS1_SL_PORT 6
Juan Castilloe33ee5f2014-12-19 09:51:00 +0000205
Soby Mathew7356b1e2016-03-24 10:12:42 +0000206/* CCN related constants. Only CCN 502 is currently supported */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000207#define PLAT_ARM_CCN_BASE UL(0x2e000000)
Soby Mathew7356b1e2016-03-24 10:12:42 +0000208#define PLAT_ARM_CLUSTER_TO_CCN_ID_MAP 1, 5, 7, 11
209
Vikram Kanigiria2cee032015-07-31 16:35:05 +0100210/* System timer related constants */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000211#define PLAT_ARM_NSTIMER_FRAME_ID U(1)
Vikram Kanigiria2cee032015-07-31 16:35:05 +0100212
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100213/* Mailbox base address */
214#define PLAT_ARM_TRUSTED_MAILBOX_BASE ARM_TRUSTED_SRAM_BASE
215
216
Dan Handley2b6b5742015-03-19 19:17:53 +0000217/* TrustZone controller related constants
218 *
219 * Currently only filters 0 and 2 are connected on Base FVP.
220 * Filter 0 : CPU clusters (no access to DRAM by default)
221 * Filter 1 : not connected
222 * Filter 2 : LCDs (access to VRAM allowed by default)
223 * Filter 3 : not connected
224 * Programming unconnected filters will have no effect at the
225 * moment. These filter could, however, be connected in future.
226 * So care should be taken not to configure the unused filters.
227 *
228 * Allow only non-secure access to all DRAM to supported devices.
229 * Give access to the CPUs and Virtio. Some devices
230 * would normally use the default ID so allow that too.
231 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000232#define PLAT_ARM_TZC_BASE UL(0x2a4a0000)
Soby Mathew9c708b52016-02-26 14:23:19 +0000233#define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT(0)
Dan Handleyed6ff952014-05-14 17:44:19 +0100234
Dan Handley2b6b5742015-03-19 19:17:53 +0000235#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
236 TZC_REGION_ACCESS_RDWR(FVP_NSAID_DEFAULT) | \
237 TZC_REGION_ACCESS_RDWR(FVP_NSAID_PCI) | \
238 TZC_REGION_ACCESS_RDWR(FVP_NSAID_AP) | \
239 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO) | \
240 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO_OLD))
Dan Handleyed6ff952014-05-14 17:44:19 +0100241
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000242/*
243 * GIC related constants to cater for both GICv2 and GICv3 instances of an
244 * FVP. They could be overriden at runtime in case the FVP implements the legacy
245 * VE memory map.
246 */
247#define PLAT_ARM_GICD_BASE BASE_GICD_BASE
248#define PLAT_ARM_GICR_BASE BASE_GICR_BASE
249#define PLAT_ARM_GICC_BASE BASE_GICC_BASE
250
251/*
252 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
253 * terminology. On a GICv2 system or mode, the lists will be merged and treated
254 * as Group 0 interrupts.
255 */
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100256#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
257 ARM_G1S_IRQ_PROPS(grp), \
Sathees Balya30952cc2018-09-27 14:41:02 +0100258 INTR_PROP_DESC(FVP_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100259 GIC_INTR_CFG_LEVEL), \
Sathees Balya30952cc2018-09-27 14:41:02 +0100260 INTR_PROP_DESC(FVP_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100261 GIC_INTR_CFG_LEVEL)
262
263#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
264
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000265#define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS
266#define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS
267
Sughosh Ganu5f212942018-05-16 15:35:25 +0530268#define PLAT_ARM_SP_IMAGE_STACK_BASE (ARM_SP_IMAGE_NS_BUF_BASE + \
269 ARM_SP_IMAGE_NS_BUF_SIZE)
270
Sughosh Ganud284b572018-11-14 10:42:46 +0530271#define PLAT_SP_PRI PLAT_RAS_PRI
272
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000273#endif /* PLATFORM_DEF_H */