blob: e3ddc49524e9262f8262dd4f3f49772a0de0ab06 [file] [log] [blame]
Dan Handleyed6ff952014-05-14 17:44:19 +01001/*
David Cunado2e36de82017-01-19 10:26:16 +00002 * Copyright (c) 2014-2017, ARM Limited and Contributors. All rights reserved.
Dan Handleyed6ff952014-05-14 17:44:19 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyed6ff952014-05-14 17:44:19 +01005 */
6
7#ifndef __PLATFORM_DEF_H__
8#define __PLATFORM_DEF_H__
9
Dan Handley2b6b5742015-03-19 19:17:53 +000010#include <arm_def.h>
11#include <board_arm_def.h>
12#include <common_def.h>
13#include <tzc400.h>
Sandrine Bailleuxe32c0422017-09-20 16:39:20 +010014#include <utils_def.h>
Dan Handley2b6b5742015-03-19 19:17:53 +000015#include <v2m_def.h>
Dan Handley4fd2f5c2014-08-04 11:41:20 +010016#include "../fvp_def.h"
Dan Handleyed6ff952014-05-14 17:44:19 +010017
Soby Mathewa869de12015-05-08 10:18:59 +010018/* Required platform porting definitions */
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000019#define PLATFORM_CORE_COUNT \
20 (FVP_CLUSTER_COUNT * FVP_MAX_CPUS_PER_CLUSTER * FVP_MAX_PE_PER_CPU)
21
Soby Mathew47e43f22016-02-01 14:04:34 +000022#define PLAT_NUM_PWR_DOMAINS (FVP_CLUSTER_COUNT + \
Soby Mathew9ca28062017-10-11 16:08:58 +010023 PLATFORM_CORE_COUNT) + 1
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000024
Soby Mathew9ca28062017-10-11 16:08:58 +010025#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
Dan Handleyed6ff952014-05-14 17:44:19 +010026
Dan Handley2b6b5742015-03-19 19:17:53 +000027/*
Soby Mathewa869de12015-05-08 10:18:59 +010028 * Other platform porting definitions are provided by included headers
Dan Handley2b6b5742015-03-19 19:17:53 +000029 */
Dan Handleyed6ff952014-05-14 17:44:19 +010030
Dan Handley2b6b5742015-03-19 19:17:53 +000031/*
32 * Required ARM standard platform porting definitions
33 */
Soby Mathew47e43f22016-02-01 14:04:34 +000034#define PLAT_ARM_CLUSTER_COUNT FVP_CLUSTER_COUNT
Dan Handleyed6ff952014-05-14 17:44:19 +010035
Dan Handley2b6b5742015-03-19 19:17:53 +000036#define PLAT_ARM_TRUSTED_ROM_BASE 0x00000000
37#define PLAT_ARM_TRUSTED_ROM_SIZE 0x04000000 /* 64 MB */
Dan Handleyed6ff952014-05-14 17:44:19 +010038
Dan Handley2b6b5742015-03-19 19:17:53 +000039#define PLAT_ARM_TRUSTED_DRAM_BASE 0x06000000
40#define PLAT_ARM_TRUSTED_DRAM_SIZE 0x02000000 /* 32 MB */
Juan Castillo9246ab82015-01-28 16:46:57 +000041
Dan Handley2b6b5742015-03-19 19:17:53 +000042/* No SCP in FVP */
David Cunado2e36de82017-01-19 10:26:16 +000043#define PLAT_ARM_SCP_TZC_DRAM1_SIZE ULL(0x0)
Juan Castillo9246ab82015-01-28 16:46:57 +000044
David Cunado2e36de82017-01-19 10:26:16 +000045#define PLAT_ARM_DRAM2_SIZE ULL(0x780000000)
Juan Castillod227d8b2015-01-07 13:49:59 +000046
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010047/*
Juan Castillo7d199412015-12-14 09:35:25 +000048 * Load address of BL33 for this platform port
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010049 */
Dan Handley2b6b5742015-03-19 19:17:53 +000050#define PLAT_ARM_NS_IMAGE_OFFSET (ARM_DRAM1_BASE + 0x8000000)
Dan Handleyed6ff952014-05-14 17:44:19 +010051
Dan Handleyed6ff952014-05-14 17:44:19 +010052
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010053/*
Dan Handley2b6b5742015-03-19 19:17:53 +000054 * PL011 related constants
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010055 */
Dan Handley2b6b5742015-03-19 19:17:53 +000056#define PLAT_ARM_BOOT_UART_BASE V2M_IOFPGA_UART0_BASE
57#define PLAT_ARM_BOOT_UART_CLK_IN_HZ V2M_IOFPGA_UART0_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +010058
Soby Mathew2fd66be2015-12-09 11:38:43 +000059#define PLAT_ARM_BL31_RUN_UART_BASE V2M_IOFPGA_UART1_BASE
60#define PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
61
Dimitris Papastamos52323b02017-06-07 13:45:41 +010062#define PLAT_ARM_SP_MIN_RUN_UART_BASE V2M_IOFPGA_UART1_BASE
63#define PLAT_ARM_SP_MIN_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
64
Soby Mathew2fd66be2015-12-09 11:38:43 +000065#define PLAT_ARM_CRASH_UART_BASE PLAT_ARM_BL31_RUN_UART_BASE
66#define PLAT_ARM_CRASH_UART_CLK_IN_HZ PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +010067
Dan Handley2b6b5742015-03-19 19:17:53 +000068#define PLAT_ARM_TSP_UART_BASE V2M_IOFPGA_UART2_BASE
69#define PLAT_ARM_TSP_UART_CLK_IN_HZ V2M_IOFPGA_UART2_CLK_IN_HZ
Dan Handley4fd2f5c2014-08-04 11:41:20 +010070
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010071#define PLAT_FVP_SMMUV3_BASE 0x2b400000
72
Dan Handley2b6b5742015-03-19 19:17:53 +000073/* CCI related constants */
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +010074#define PLAT_FVP_CCI400_BASE 0x2c090000
75#define PLAT_FVP_CCI400_CLUS0_SL_PORT 3
76#define PLAT_FVP_CCI400_CLUS1_SL_PORT 4
77
78/* CCI-500/CCI-550 on Base platform */
79#define PLAT_FVP_CCI5XX_BASE 0x2a000000
80#define PLAT_FVP_CCI5XX_CLUS0_SL_PORT 5
81#define PLAT_FVP_CCI5XX_CLUS1_SL_PORT 6
Juan Castilloe33ee5f2014-12-19 09:51:00 +000082
Soby Mathew7356b1e2016-03-24 10:12:42 +000083/* CCN related constants. Only CCN 502 is currently supported */
84#define PLAT_ARM_CCN_BASE 0x2e000000
85#define PLAT_ARM_CLUSTER_TO_CCN_ID_MAP 1, 5, 7, 11
86
Vikram Kanigiria2cee032015-07-31 16:35:05 +010087/* System timer related constants */
88#define PLAT_ARM_NSTIMER_FRAME_ID 1
89
Soby Mathewfeac8fc2015-09-29 15:47:16 +010090/* Mailbox base address */
91#define PLAT_ARM_TRUSTED_MAILBOX_BASE ARM_TRUSTED_SRAM_BASE
92
93
Dan Handley2b6b5742015-03-19 19:17:53 +000094/* TrustZone controller related constants
95 *
96 * Currently only filters 0 and 2 are connected on Base FVP.
97 * Filter 0 : CPU clusters (no access to DRAM by default)
98 * Filter 1 : not connected
99 * Filter 2 : LCDs (access to VRAM allowed by default)
100 * Filter 3 : not connected
101 * Programming unconnected filters will have no effect at the
102 * moment. These filter could, however, be connected in future.
103 * So care should be taken not to configure the unused filters.
104 *
105 * Allow only non-secure access to all DRAM to supported devices.
106 * Give access to the CPUs and Virtio. Some devices
107 * would normally use the default ID so allow that too.
108 */
Vikram Kanigiricab2f5e2015-07-31 14:50:36 +0100109#define PLAT_ARM_TZC_BASE 0x2a4a0000
Soby Mathew9c708b52016-02-26 14:23:19 +0000110#define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT(0)
Dan Handleyed6ff952014-05-14 17:44:19 +0100111
Dan Handley2b6b5742015-03-19 19:17:53 +0000112#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
113 TZC_REGION_ACCESS_RDWR(FVP_NSAID_DEFAULT) | \
114 TZC_REGION_ACCESS_RDWR(FVP_NSAID_PCI) | \
115 TZC_REGION_ACCESS_RDWR(FVP_NSAID_AP) | \
116 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO) | \
117 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO_OLD))
Dan Handleyed6ff952014-05-14 17:44:19 +0100118
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000119/*
120 * GIC related constants to cater for both GICv2 and GICv3 instances of an
121 * FVP. They could be overriden at runtime in case the FVP implements the legacy
122 * VE memory map.
123 */
124#define PLAT_ARM_GICD_BASE BASE_GICD_BASE
125#define PLAT_ARM_GICR_BASE BASE_GICR_BASE
126#define PLAT_ARM_GICC_BASE BASE_GICC_BASE
127
128/*
129 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
130 * terminology. On a GICv2 system or mode, the lists will be merged and treated
131 * as Group 0 interrupts.
132 */
133#define PLAT_ARM_G1S_IRQS ARM_G1S_IRQS, \
134 FVP_IRQ_TZ_WDOG, \
135 FVP_IRQ_SEC_SYS_TIMER
136
137#define PLAT_ARM_G0_IRQS ARM_G0_IRQS
Dan Handleyed6ff952014-05-14 17:44:19 +0100138
Dan Handleyed6ff952014-05-14 17:44:19 +0100139#endif /* __PLATFORM_DEF_H__ */