blob: e325aa558463a204b9488bb9822c377d16c0a86f [file] [log] [blame]
Dan Handleyed6ff952014-05-14 17:44:19 +01001/*
Antonio Nino Diazcbccdbf2019-01-21 11:53:29 +00002 * Copyright (c) 2014-2019, ARM Limited and Contributors. All rights reserved.
Dan Handleyed6ff952014-05-14 17:44:19 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handleyed6ff952014-05-14 17:44:19 +01005 */
6
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +00007#ifndef PLATFORM_DEF_H
8#define PLATFORM_DEF_H
Dan Handleyed6ff952014-05-14 17:44:19 +01009
Roberto Vargas550eb082018-01-05 16:00:05 +000010/* Enable the dynamic translation tables library. */
11#ifdef AARCH32
12# if defined(IMAGE_BL32) && RESET_TO_SP_MIN
13# define PLAT_XLAT_TABLES_DYNAMIC 1
14# endif
15#else
Antonio Nino Diazcbccdbf2019-01-21 11:53:29 +000016# if defined(IMAGE_BL31) && (RESET_TO_BL31 || (ENABLE_SPM && !SPM_MM))
Roberto Vargas550eb082018-01-05 16:00:05 +000017# define PLAT_XLAT_TABLES_DYNAMIC 1
18# endif
19#endif /* AARCH32 */
20
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000021#include <drivers/arm/tzc400.h>
22#include <lib/utils_def.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000023#include <plat/arm/board/common/v2m_def.h>
24#include <plat/arm/common/arm_def.h>
25#include <plat/arm/common/arm_spm_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026#include <plat/common/common_def.h>
27
Dan Handley4fd2f5c2014-08-04 11:41:20 +010028#include "../fvp_def.h"
Dan Handleyed6ff952014-05-14 17:44:19 +010029
Soby Mathewa869de12015-05-08 10:18:59 +010030/* Required platform porting definitions */
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000031#define PLATFORM_CORE_COUNT \
32 (FVP_CLUSTER_COUNT * FVP_MAX_CPUS_PER_CLUSTER * FVP_MAX_PE_PER_CPU)
33
Soby Mathew47e43f22016-02-01 14:04:34 +000034#define PLAT_NUM_PWR_DOMAINS (FVP_CLUSTER_COUNT + \
Soby Mathew9ca28062017-10-11 16:08:58 +010035 PLATFORM_CORE_COUNT) + 1
Jeenu Viswambharan528d21b2016-11-15 13:53:57 +000036
Soby Mathew9ca28062017-10-11 16:08:58 +010037#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
Dan Handleyed6ff952014-05-14 17:44:19 +010038
Dan Handley2b6b5742015-03-19 19:17:53 +000039/*
Soby Mathewa869de12015-05-08 10:18:59 +010040 * Other platform porting definitions are provided by included headers
Dan Handley2b6b5742015-03-19 19:17:53 +000041 */
Dan Handleyed6ff952014-05-14 17:44:19 +010042
Dan Handley2b6b5742015-03-19 19:17:53 +000043/*
44 * Required ARM standard platform porting definitions
45 */
Soby Mathew47e43f22016-02-01 14:04:34 +000046#define PLAT_ARM_CLUSTER_COUNT FVP_CLUSTER_COUNT
Dan Handleyed6ff952014-05-14 17:44:19 +010047
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000048#define PLAT_ARM_TRUSTED_SRAM_SIZE UL(0x00040000) /* 256 KB */
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +010049
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000050#define PLAT_ARM_TRUSTED_ROM_BASE UL(0x00000000)
51#define PLAT_ARM_TRUSTED_ROM_SIZE UL(0x04000000) /* 64 MB */
Dan Handleyed6ff952014-05-14 17:44:19 +010052
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000053#define PLAT_ARM_TRUSTED_DRAM_BASE UL(0x06000000)
54#define PLAT_ARM_TRUSTED_DRAM_SIZE UL(0x02000000) /* 32 MB */
Juan Castillo9246ab82015-01-28 16:46:57 +000055
Roberto Vargas550eb082018-01-05 16:00:05 +000056/* virtual address used by dynamic mem_protect for chunk_base */
Sathees Balya30952cc2018-09-27 14:41:02 +010057#define PLAT_ARM_MEM_PROTEC_VA_FRAME UL(0xc0000000)
Roberto Vargas550eb082018-01-05 16:00:05 +000058
Dan Handley2b6b5742015-03-19 19:17:53 +000059/* No SCP in FVP */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000060#define PLAT_ARM_SCP_TZC_DRAM1_SIZE UL(0x0)
Juan Castillo9246ab82015-01-28 16:46:57 +000061
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000062#define PLAT_ARM_DRAM2_SIZE UL(0x80000000)
Juan Castillod227d8b2015-01-07 13:49:59 +000063
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010064/*
Juan Castillo7d199412015-12-14 09:35:25 +000065 * Load address of BL33 for this platform port
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +010066 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000067#define PLAT_ARM_NS_IMAGE_OFFSET (ARM_DRAM1_BASE + UL(0x8000000))
Dan Handleyed6ff952014-05-14 17:44:19 +010068
Antonio Nino Diaz92029262018-09-28 16:39:26 +010069/*
70 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
71 * plat_arm_mmap array defined for each BL stage.
72 */
73#if defined(IMAGE_BL31)
74# if ENABLE_SPM
75# define PLAT_ARM_MMAP_ENTRIES 9
Antonio Nino Diaz840627f2018-11-27 08:36:02 +000076# define MAX_XLAT_TABLES 9
77# define PLAT_SP_IMAGE_MMAP_REGIONS 30
Antonio Nino Diaz92029262018-09-28 16:39:26 +010078# define PLAT_SP_IMAGE_MAX_XLAT_TABLES 10
79# else
80# define PLAT_ARM_MMAP_ENTRIES 8
81# define MAX_XLAT_TABLES 5
82# endif
83#elif defined(IMAGE_BL32)
84# define PLAT_ARM_MMAP_ENTRIES 8
85# define MAX_XLAT_TABLES 5
86#elif !USE_ROMLIB
87# define PLAT_ARM_MMAP_ENTRIES 11
88# define MAX_XLAT_TABLES 5
89#else
90# define PLAT_ARM_MMAP_ENTRIES 12
91# define MAX_XLAT_TABLES 6
92#endif
93
94/*
95 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
96 * plus a little space for growth.
97 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +000098#define PLAT_ARM_MAX_BL1_RW_SIZE UL(0xB000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +010099
100/*
101 * PLAT_ARM_MAX_ROMLIB_RW_SIZE is define to use a full page
102 */
103
104#if USE_ROMLIB
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000105#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0x1000)
106#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0xe000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100107#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000108#define PLAT_ARM_MAX_ROMLIB_RW_SIZE UL(0)
109#define PLAT_ARM_MAX_ROMLIB_RO_SIZE UL(0)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100110#endif
111
112/*
113 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
114 * little space for growth.
115 */
116#if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000117# define PLAT_ARM_MAX_BL2_SIZE UL(0x1D000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100118#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000119# define PLAT_ARM_MAX_BL2_SIZE UL(0x11000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100120#endif
121
122/*
123 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
124 * calculated using the current BL31 PROGBITS debug size plus the sizes of
125 * BL2 and BL1-RW
126 */
Antonio Nino Diazcbccdbf2019-01-21 11:53:29 +0000127#if ENABLE_SPM && !SPM_MM
Antonio Nino Diaz675d1552018-10-30 11:36:47 +0000128#define PLAT_ARM_MAX_BL31_SIZE UL(0x60000)
129#else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000130#define PLAT_ARM_MAX_BL31_SIZE UL(0x3B000)
Antonio Nino Diaz675d1552018-10-30 11:36:47 +0000131#endif
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100132
133#ifdef AARCH32
134/*
135 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
136 * calculated using the current SP_MIN PROGBITS debug size plus the sizes of
137 * BL2 and BL1-RW
138 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000139# define PLAT_ARM_MAX_BL32_SIZE UL(0x3B000)
Antonio Nino Diaz92029262018-09-28 16:39:26 +0100140#endif
Dan Handleyed6ff952014-05-14 17:44:19 +0100141
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100142/*
143 * Size of cacheable stacks
144 */
145#if defined(IMAGE_BL1)
146# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000147# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100148# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000149# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100150# endif
151#elif defined(IMAGE_BL2)
152# if TRUSTED_BOARD_BOOT
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000153# define PLATFORM_STACK_SIZE UL(0x1000)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100154# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000155# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100156# endif
157#elif defined(IMAGE_BL2U)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000158# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100159#elif defined(IMAGE_BL31)
160# if ENABLE_SPM
Antonio Nino Diazecfaf112018-10-18 14:02:39 +0100161# define PLATFORM_STACK_SIZE UL(0x600)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100162# elif PLAT_XLAT_TABLES_DYNAMIC
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000163# define PLATFORM_STACK_SIZE UL(0x800)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100164# else
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000165# define PLATFORM_STACK_SIZE UL(0x400)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100166# endif
167#elif defined(IMAGE_BL32)
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000168# define PLATFORM_STACK_SIZE UL(0x440)
Antonio Nino Diaz48bfb542018-10-11 13:02:34 +0100169#endif
170
171#define MAX_IO_DEVICES 3
172#define MAX_IO_HANDLES 4
173
174/* Reserve the last block of flash for PSCI MEM PROTECT flag */
175#define PLAT_ARM_FIP_BASE V2M_FLASH0_BASE
176#define PLAT_ARM_FIP_MAX_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
177
178#define PLAT_ARM_NVM_BASE V2M_FLASH0_BASE
179#define PLAT_ARM_NVM_SIZE (V2M_FLASH0_SIZE - V2M_FLASH_BLOCK_SIZE)
180
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100181/*
Dan Handley2b6b5742015-03-19 19:17:53 +0000182 * PL011 related constants
Sandrine Bailleuxe2e0c652014-06-16 16:12:27 +0100183 */
Dan Handley2b6b5742015-03-19 19:17:53 +0000184#define PLAT_ARM_BOOT_UART_BASE V2M_IOFPGA_UART0_BASE
185#define PLAT_ARM_BOOT_UART_CLK_IN_HZ V2M_IOFPGA_UART0_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +0100186
Soby Mathew2fd66be2015-12-09 11:38:43 +0000187#define PLAT_ARM_BL31_RUN_UART_BASE V2M_IOFPGA_UART1_BASE
188#define PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
189
Dimitris Papastamos52323b02017-06-07 13:45:41 +0100190#define PLAT_ARM_SP_MIN_RUN_UART_BASE V2M_IOFPGA_UART1_BASE
191#define PLAT_ARM_SP_MIN_RUN_UART_CLK_IN_HZ V2M_IOFPGA_UART1_CLK_IN_HZ
192
Soby Mathew2fd66be2015-12-09 11:38:43 +0000193#define PLAT_ARM_CRASH_UART_BASE PLAT_ARM_BL31_RUN_UART_BASE
194#define PLAT_ARM_CRASH_UART_CLK_IN_HZ PLAT_ARM_BL31_RUN_UART_CLK_IN_HZ
Dan Handleyed6ff952014-05-14 17:44:19 +0100195
Dan Handley2b6b5742015-03-19 19:17:53 +0000196#define PLAT_ARM_TSP_UART_BASE V2M_IOFPGA_UART2_BASE
197#define PLAT_ARM_TSP_UART_CLK_IN_HZ V2M_IOFPGA_UART2_CLK_IN_HZ
Dan Handley4fd2f5c2014-08-04 11:41:20 +0100198
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000199#define PLAT_FVP_SMMUV3_BASE UL(0x2b400000)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100200
Dan Handley2b6b5742015-03-19 19:17:53 +0000201/* CCI related constants */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000202#define PLAT_FVP_CCI400_BASE UL(0x2c090000)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100203#define PLAT_FVP_CCI400_CLUS0_SL_PORT 3
204#define PLAT_FVP_CCI400_CLUS1_SL_PORT 4
205
206/* CCI-500/CCI-550 on Base platform */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000207#define PLAT_FVP_CCI5XX_BASE UL(0x2a000000)
Jeenu Viswambharan9e78b922017-07-18 15:42:50 +0100208#define PLAT_FVP_CCI5XX_CLUS0_SL_PORT 5
209#define PLAT_FVP_CCI5XX_CLUS1_SL_PORT 6
Juan Castilloe33ee5f2014-12-19 09:51:00 +0000210
Soby Mathew7356b1e2016-03-24 10:12:42 +0000211/* CCN related constants. Only CCN 502 is currently supported */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000212#define PLAT_ARM_CCN_BASE UL(0x2e000000)
Soby Mathew7356b1e2016-03-24 10:12:42 +0000213#define PLAT_ARM_CLUSTER_TO_CCN_ID_MAP 1, 5, 7, 11
214
Vikram Kanigiria2cee032015-07-31 16:35:05 +0100215/* System timer related constants */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000216#define PLAT_ARM_NSTIMER_FRAME_ID U(1)
Vikram Kanigiria2cee032015-07-31 16:35:05 +0100217
Soby Mathewfeac8fc2015-09-29 15:47:16 +0100218/* Mailbox base address */
219#define PLAT_ARM_TRUSTED_MAILBOX_BASE ARM_TRUSTED_SRAM_BASE
220
221
Dan Handley2b6b5742015-03-19 19:17:53 +0000222/* TrustZone controller related constants
223 *
224 * Currently only filters 0 and 2 are connected on Base FVP.
225 * Filter 0 : CPU clusters (no access to DRAM by default)
226 * Filter 1 : not connected
227 * Filter 2 : LCDs (access to VRAM allowed by default)
228 * Filter 3 : not connected
229 * Programming unconnected filters will have no effect at the
230 * moment. These filter could, however, be connected in future.
231 * So care should be taken not to configure the unused filters.
232 *
233 * Allow only non-secure access to all DRAM to supported devices.
234 * Give access to the CPUs and Virtio. Some devices
235 * would normally use the default ID so allow that too.
236 */
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000237#define PLAT_ARM_TZC_BASE UL(0x2a4a0000)
Soby Mathew9c708b52016-02-26 14:23:19 +0000238#define PLAT_ARM_TZC_FILTERS TZC_400_REGION_ATTR_FILTER_BIT(0)
Dan Handleyed6ff952014-05-14 17:44:19 +0100239
Dan Handley2b6b5742015-03-19 19:17:53 +0000240#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
241 TZC_REGION_ACCESS_RDWR(FVP_NSAID_DEFAULT) | \
242 TZC_REGION_ACCESS_RDWR(FVP_NSAID_PCI) | \
243 TZC_REGION_ACCESS_RDWR(FVP_NSAID_AP) | \
244 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO) | \
245 TZC_REGION_ACCESS_RDWR(FVP_NSAID_VIRTIO_OLD))
Dan Handleyed6ff952014-05-14 17:44:19 +0100246
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000247/*
248 * GIC related constants to cater for both GICv2 and GICv3 instances of an
249 * FVP. They could be overriden at runtime in case the FVP implements the legacy
250 * VE memory map.
251 */
252#define PLAT_ARM_GICD_BASE BASE_GICD_BASE
253#define PLAT_ARM_GICR_BASE BASE_GICR_BASE
254#define PLAT_ARM_GICC_BASE BASE_GICC_BASE
255
256/*
257 * Define a list of Group 1 Secure and Group 0 interrupts as per GICv3
258 * terminology. On a GICv2 system or mode, the lists will be merged and treated
259 * as Group 0 interrupts.
260 */
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100261#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
262 ARM_G1S_IRQ_PROPS(grp), \
Sathees Balya30952cc2018-09-27 14:41:02 +0100263 INTR_PROP_DESC(FVP_IRQ_TZ_WDOG, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100264 GIC_INTR_CFG_LEVEL), \
Sathees Balya30952cc2018-09-27 14:41:02 +0100265 INTR_PROP_DESC(FVP_IRQ_SEC_SYS_TIMER, GIC_HIGHEST_SEC_PRIORITY, (grp), \
Jeenu Viswambharan723dce02017-09-22 08:59:59 +0100266 GIC_INTR_CFG_LEVEL)
267
268#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
269
Jeenu Viswambharan6e284462017-12-08 10:38:24 +0000270#define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS
271#define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS
272
Ard Biesheuvel8b034fc2018-12-29 19:43:21 +0100273#define PLAT_ARM_SP_IMAGE_STACK_BASE (PLAT_SP_IMAGE_NS_BUF_BASE + \
274 PLAT_SP_IMAGE_NS_BUF_SIZE)
Sughosh Ganu5f212942018-05-16 15:35:25 +0530275
Sughosh Ganud284b572018-11-14 10:42:46 +0530276#define PLAT_SP_PRI PLAT_RAS_PRI
277
Antonio Nino Diazab5d2b12018-10-30 16:12:32 +0000278#endif /* PLATFORM_DEF_H */