blob: 2d4165c4465eb37712f3e11956fd3b17fe04f2b5 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Rohit Mathewf6f02da2024-01-21 22:49:08 +00002 * Copyright (c) 2015-2024, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00006
7#include <assert.h>
8
9#include <platform_def.h>
10
Dan Handley9df48042015-03-19 18:58:55 +000011#include <arch.h>
12#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <common/debug.h>
14#include <common/romlib.h>
Govindraj Rajae63794e2024-09-06 15:43:43 +010015#include <common/par.h>
16#include <lib/extensions/sysreg128.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017#include <lib/mmio.h>
Manish V Badarkhe3e9bd742020-07-24 03:26:05 +010018#include <lib/smccc.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019#include <lib/xlat_tables/xlat_tables_compat.h>
Manish V Badarkhe3e9bd742020-07-24 03:26:05 +010020#include <services/arm_arch_svc.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000021#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <plat/common/platform.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023
Dan Handley9df48042015-03-19 18:58:55 +000024/* Weak definitions may be overridden in specific ARM standard platform */
25#pragma weak plat_get_ns_image_entrypoint
Vikram Kanigiri07035432015-11-12 18:52:34 +000026#pragma weak plat_arm_get_mmap
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010027
28/* Conditionally provide a weak definition of plat_get_syscnt_freq2 to avoid
29 * conflicts with the definition in plat/common. */
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010030#pragma weak plat_get_syscnt_freq2
Roberto Vargase3adc372018-05-23 09:27:06 +010031
Manish V Badarkhef809c6e2020-02-22 08:43:00 +000032/* Get ARM SOC-ID */
33#pragma weak plat_arm_get_soc_id
34
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +000035/*******************************************************************************
36 * Changes the memory attributes for the region of mapped memory where the BL
37 * image's translation tables are located such that the tables will have
38 * read-only permissions.
39 ******************************************************************************/
40#if PLAT_RO_XLAT_TABLES
41void arm_xlat_make_tables_readonly(void)
42{
43 int rc = xlat_make_tables_readonly();
44
45 if (rc != 0) {
46 ERROR("Failed to make translation tables read-only at EL%u.\n",
47 get_current_el());
48 panic();
49 }
50
51 INFO("Translation tables are now read-only at EL%u.\n",
52 get_current_el());
53}
54#endif
Roberto Vargase3adc372018-05-23 09:27:06 +010055
56void arm_setup_romlib(void)
57{
58#if USE_ROMLIB
59 if (!rom_lib_init(ROMLIB_VERSION))
60 panic();
61#endif
62}
Dan Handley9df48042015-03-19 18:58:55 +000063
Soby Mathew21f93612016-03-23 10:11:10 +000064uintptr_t plat_get_ns_image_entrypoint(void)
Dan Handley9df48042015-03-19 18:58:55 +000065{
Soby Mathew4876ae32016-05-09 17:20:10 +010066#ifdef PRELOADED_BL33_BASE
67 return PRELOADED_BL33_BASE;
68#else
Sandrine Bailleuxafa91db2019-01-31 15:01:32 +010069 return PLAT_ARM_NS_IMAGE_BASE;
Soby Mathew4876ae32016-05-09 17:20:10 +010070#endif
Dan Handley9df48042015-03-19 18:58:55 +000071}
72
73/*******************************************************************************
74 * Gets SPSR for BL32 entry
75 ******************************************************************************/
76uint32_t arm_get_spsr_for_bl32_entry(void)
77{
78 /*
79 * The Secure Payload Dispatcher service is responsible for
Juan Castillo7d199412015-12-14 09:35:25 +000080 * setting the SPSR prior to entry into the BL32 image.
Dan Handley9df48042015-03-19 18:58:55 +000081 */
82 return 0;
83}
84
85/*******************************************************************************
86 * Gets SPSR for BL33 entry
87 ******************************************************************************/
Julius Werner8e0ef0f2019-07-09 14:02:43 -070088#ifdef __aarch64__
Dan Handley9df48042015-03-19 18:58:55 +000089uint32_t arm_get_spsr_for_bl33_entry(void)
90{
Dan Handley9df48042015-03-19 18:58:55 +000091 unsigned int mode;
92 uint32_t spsr;
93
94 /* Figure out what mode we enter the non-secure world in */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000095 mode = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
Dan Handley9df48042015-03-19 18:58:55 +000096
97 /*
98 * TODO: Consider the possibility of specifying the SPSR in
99 * the FIP ToC and allowing the platform to have a say as
100 * well.
101 */
Jimmy Brissoned202072020-08-04 16:18:52 -0500102 spsr = SPSR_64((uint64_t)mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
Dan Handley9df48042015-03-19 18:58:55 +0000103 return spsr;
104}
Soby Mathew0d268dc2016-07-11 14:13:56 +0100105#else
106/*******************************************************************************
107 * Gets SPSR for BL33 entry
108 ******************************************************************************/
109uint32_t arm_get_spsr_for_bl33_entry(void)
110{
111 unsigned int hyp_status, mode, spsr;
112
113 hyp_status = GET_VIRT_EXT(read_id_pfr1());
114
115 mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
116
117 /*
118 * TODO: Consider the possibility of specifying the SPSR in
119 * the FIP ToC and allowing the platform to have a say as
120 * well.
121 */
122 spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
123 SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
124 return spsr;
125}
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700126#endif /* __aarch64__ */
Dan Handley9df48042015-03-19 18:58:55 +0000127
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100128/*******************************************************************************
129 * Configures access to the system counter timer module.
130 ******************************************************************************/
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800131#ifdef ARM_SYS_TIMCTL_BASE
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100132void arm_configure_sys_timer(void)
133{
134 unsigned int reg_val;
135
Soby Mathew2d9f7952018-06-11 16:21:30 +0100136 /* Read the frequency of the system counter */
137 unsigned int freq_val = plat_get_syscnt_freq2();
138
Juan Castilloaadf19a2015-11-06 16:02:32 +0000139#if ARM_CONFIG_CNTACR
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000140 reg_val = (1U << CNTACR_RPCT_SHIFT) | (1U << CNTACR_RVCT_SHIFT);
141 reg_val |= (1U << CNTACR_RFRQ_SHIFT) | (1U << CNTACR_RVOFF_SHIFT);
142 reg_val |= (1U << CNTACR_RWVT_SHIFT) | (1U << CNTACR_RWPT_SHIFT);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100143 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTACR_BASE(PLAT_ARM_NSTIMER_FRAME_ID), reg_val);
Juan Castilloaadf19a2015-11-06 16:02:32 +0000144#endif /* ARM_CONFIG_CNTACR */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100145
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000146 reg_val = (1U << CNTNSAR_NS_SHIFT(PLAT_ARM_NSTIMER_FRAME_ID));
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100147 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTNSAR, reg_val);
Soby Mathew2d9f7952018-06-11 16:21:30 +0100148
149 /*
150 * Initialize CNTFRQ register in CNTCTLBase frame. The CNTFRQ
151 * system register initialized during psci_arch_setup() is different
152 * from this and has to be updated independently.
153 */
154 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTCTLBASE_CNTFRQ, freq_val);
155
Manoj Kumar58848b62021-05-20 16:23:22 +0100156#if defined(PLAT_juno) || defined(PLAT_n1sdp) || defined(PLAT_morello)
Soby Mathew2d9f7952018-06-11 16:21:30 +0100157 /*
158 * Initialize CNTFRQ register in Non-secure CNTBase frame.
Manoj Kumar58848b62021-05-20 16:23:22 +0100159 * This is required for Juno, N1SDP and Morello because they do not
Sami Mujawar5eb649d2019-05-10 08:52:07 +0100160 * follow ARM ARM in that the value updated in CNTFRQ is not
161 * reflected in CNTBASEN_CNTFRQ. Hence update the value manually.
Soby Mathew2d9f7952018-06-11 16:21:30 +0100162 */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000163 mmio_write_32(ARM_SYS_CNT_BASE_NS + CNTBASEN_CNTFRQ, freq_val);
Soby Mathew2d9f7952018-06-11 16:21:30 +0100164#endif
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100165}
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800166#endif /* ARM_SYS_TIMCTL_BASE */
Vikram Kanigiri07035432015-11-12 18:52:34 +0000167
168/*******************************************************************************
169 * Returns ARM platform specific memory map regions.
170 ******************************************************************************/
171const mmap_region_t *plat_arm_get_mmap(void)
172{
173 return plat_arm_mmap;
174}
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100175
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100176#ifdef ARM_SYS_CNTCTL_BASE
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100177
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100178unsigned int plat_get_syscnt_freq2(void)
179{
Sandrine Bailleuxa8ef6652016-06-03 15:00:46 +0100180 unsigned int counter_base_frequency;
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100181
182 /* Read the frequency from Frequency modes table */
183 counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF);
184
185 /* The first entry of the frequency modes table must not be 0 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000186 if (counter_base_frequency == 0U)
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100187 panic();
188
189 return counter_base_frequency;
190}
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100191
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100192#endif /* ARM_SYS_CNTCTL_BASE */
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100193
194#if SDEI_SUPPORT
195/*
196 * Translate SDEI entry point to PA, and perform standard ARM entry point
197 * validation on it.
198 */
199int plat_sdei_validate_entry_point(uintptr_t ep, unsigned int client_mode)
200{
Govindraj Rajae63794e2024-09-06 15:43:43 +0100201 uint64_t pa;
202 sysreg_t par;
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000203 u_register_t scr_el3;
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100204
205 /* Doing Non-secure address translation requires SCR_EL3.NS set */
206 scr_el3 = read_scr_el3();
207 write_scr_el3(scr_el3 | SCR_NS_BIT);
208 isb();
209
210 assert((client_mode == MODE_EL2) || (client_mode == MODE_EL1));
211 if (client_mode == MODE_EL2) {
212 /*
213 * Translate entry point to Physical Address using the EL2
214 * translation regime.
215 */
216 ats1e2r(ep);
217 } else {
218 /*
219 * Translate entry point to Physical Address using the EL1&0
220 * translation regime, including stage 2.
221 */
Manish V Badarkhebde5c952020-07-14 14:43:12 +0100222 AT(ats12e1r, ep);
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100223 }
224 isb();
225 par = read_par_el1();
226
227 /* Restore original SCRL_EL3 */
228 write_scr_el3(scr_el3);
229 isb();
230
231 /* If the translation resulted in fault, return failure */
232 if ((par & PAR_F_MASK) != 0)
233 return -1;
234
235 /* Extract Physical Address from PAR */
Govindraj Rajae63794e2024-09-06 15:43:43 +0100236 pa = get_par_el1_pa(par);
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100237
238 /* Perform NS entry point validation on the physical address */
239 return arm_validate_ns_entrypoint(pa);
240}
241#endif
Manish V Badarkhef809c6e2020-02-22 08:43:00 +0000242
johpow01baa3e6c2022-03-11 17:50:58 -0600243const mmap_region_t *plat_get_addr_mmap(void)
244{
245 return plat_arm_mmap;
246}
Rohit Mathewf6f02da2024-01-21 22:49:08 +0000247
248#if ENABLE_RME
249void arm_gpt_setup(void)
250{
251 /*
252 * It is to be noted that any Arm platform that reuses arm_gpt_setup
253 * must implement plat_arm_get_gpt_info within its platform code
254 */
255 const arm_gpt_info_t *arm_gpt_info =
256 plat_arm_get_gpt_info();
257
258 if (arm_gpt_info == NULL) {
259 ERROR("arm_gpt_info not initialized!!\n");
260 panic();
261 }
262
263 /* Initialize entire protected space to GPT_GPI_ANY. */
264 if (gpt_init_l0_tables(arm_gpt_info->pps, arm_gpt_info->l0_base,
265 arm_gpt_info->l0_size) < 0) {
266 ERROR("gpt_init_l0_tables() failed!\n");
267 panic();
268 }
269
270 /* Carve out defined PAS ranges. */
271 if (gpt_init_pas_l1_tables(arm_gpt_info->pgs,
272 arm_gpt_info->l1_base,
273 arm_gpt_info->l1_size,
274 arm_gpt_info->pas_region_base,
275 arm_gpt_info->pas_region_count) < 0) {
276 ERROR("gpt_init_pas_l1_tables() failed!\n");
277 panic();
278 }
279
280 INFO("Enabling Granule Protection Checks\n");
281 if (gpt_enable() < 0) {
282 ERROR("gpt_enable() failed!\n");
283 panic();
284 }
285}
286#endif /* ENABLE_RME */