blob: c3ce1c4d96c263ff340290519b60247ae4bd9cb7 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diazc326c342019-01-11 11:20:10 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00007#ifndef ARCH_HELPERS_H
8#define ARCH_HELPERS_H
Achin Gupta4f6ad662013-10-25 09:08:21 +01009
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000010#include <cdefs.h>
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000011#include <stdbool.h>
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010012#include <stdint.h>
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010013#include <string.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010014
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <arch.h>
16
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010017/**********************************************************************
18 * Macros which create inline functions to read or write CPU system
19 * registers
20 *********************************************************************/
21
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000022#define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090023static inline u_register_t read_ ## _name(void) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000024{ \
Masahiro Yamada6292d772018-02-02 21:19:17 +090025 u_register_t v; \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000026 __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \
27 return v; \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010028}
29
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000030#define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090031static inline void write_ ## _name(u_register_t v) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000032{ \
33 __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010034}
35
Roberto Vargasc51cdb72017-09-18 09:53:25 +010036#define SYSREG_WRITE_CONST(reg_name, v) \
37 __asm__ volatile ("msr " #reg_name ", %0" : : "i" (v))
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010038
39/* Define read function for system register */
40#define DEFINE_SYSREG_READ_FUNC(_name) \
41 _DEFINE_SYSREG_READ_FUNC(_name, _name)
42
43/* Define read & write function for system register */
44#define DEFINE_SYSREG_RW_FUNCS(_name) \
45 _DEFINE_SYSREG_READ_FUNC(_name, _name) \
46 _DEFINE_SYSREG_WRITE_FUNC(_name, _name)
47
48/* Define read & write function for renamed system register */
49#define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \
50 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
51 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
52
Achin Gupta92712a52015-09-03 14:18:02 +010053/* Define read function for renamed system register */
54#define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \
55 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name)
56
57/* Define write function for renamed system register */
58#define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \
59 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
60
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010061/**********************************************************************
62 * Macros to create inline functions for system instructions
63 *********************************************************************/
64
65/* Define function for simple system instruction */
66#define DEFINE_SYSOP_FUNC(_op) \
Juan Castillo2d552402014-06-13 17:05:10 +010067static inline void _op(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010068{ \
69 __asm__ (#_op); \
70}
71
72/* Define function for system instruction with type specifier */
73#define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \
Juan Castillo2d552402014-06-13 17:05:10 +010074static inline void _op ## _type(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010075{ \
76 __asm__ (#_op " " #_type); \
77}
78
79/* Define function for system instruction with register parameter */
80#define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \
81static inline void _op ## _type(uint64_t v) \
82{ \
83 __asm__ (#_op " " #_type ", %0" : : "r" (v)); \
84}
Achin Gupta4f6ad662013-10-25 09:08:21 +010085
86/*******************************************************************************
87 * TLB maintenance accessor prototypes
88 ******************************************************************************/
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +000089
90#if ERRATA_A57_813419
91/*
92 * Define function for TLBI instruction with type specifier that implements
93 * the workaround for errata 813419 of Cortex-A57.
94 */
95#define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(_type)\
96static inline void tlbi ## _type(void) \
97{ \
98 __asm__("tlbi " #_type "\n" \
99 "dsb ish\n" \
100 "tlbi " #_type); \
101}
102
103/*
104 * Define function for TLBI instruction with register parameter that implements
105 * the workaround for errata 813419 of Cortex-A57.
106 */
107#define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(_type) \
108static inline void tlbi ## _type(uint64_t v) \
109{ \
110 __asm__("tlbi " #_type ", %0\n" \
111 "dsb ish\n" \
112 "tlbi " #_type ", %0" : : "r" (v)); \
113}
114#endif /* ERRATA_A57_813419 */
115
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000116#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
117/*
118 * Define function for DC instruction with register parameter that enables
119 * the workaround for errata 819472, 824069 and 827319 of Cortex-A53.
120 */
121#define DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(_name, _type) \
122static inline void dc ## _name(uint64_t v) \
123{ \
124 __asm__("dc " #_type ", %0" : : "r" (v)); \
125}
126#endif /* ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319 */
127
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100128DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
129DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
130DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
131DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000132#if ERRATA_A57_813419
133DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3)
134DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3is)
135#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100136DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3)
137DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000138#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100139DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100140
Antonio Nino Diazac998032017-02-27 17:23:54 +0000141DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
142DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
143DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
144DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000145#if ERRATA_A57_813419
146DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vae3is)
147DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vale3is)
148#else
Antonio Nino Diazac998032017-02-27 17:23:54 +0000149DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae3is)
150DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000151#endif
Antonio Nino Diazac998032017-02-27 17:23:54 +0000152
Achin Gupta4f6ad662013-10-25 09:08:21 +0100153/*******************************************************************************
154 * Cache maintenance accessor prototypes
155 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100156DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw)
157DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000158#if ERRATA_A53_827319
159DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(csw, cisw)
160#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100161DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000162#endif
163#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
164DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(cvac, civac)
165#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100166DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000167#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100168DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac)
169DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000170#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
171DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(cvau, civac)
172#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100173DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000174#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100175DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva)
176
Varun Wadekar97625e32015-03-13 14:59:03 +0530177/*******************************************************************************
178 * Address translation accessor prototypes
179 ******************************************************************************/
180DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r)
181DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w)
182DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r)
183DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w)
Douglas Raillard77414632018-08-21 12:54:45 +0100184DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e1r)
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100185DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e2r)
Douglas Raillard77414632018-08-21 12:54:45 +0100186DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e3r)
Varun Wadekar97625e32015-03-13 14:59:03 +0530187
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000188void flush_dcache_range(uintptr_t addr, size_t size);
189void clean_dcache_range(uintptr_t addr, size_t size);
190void inv_dcache_range(uintptr_t addr, size_t size);
191
192void dcsw_op_louis(u_register_t op_type);
193void dcsw_op_all(u_register_t op_type);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100194
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100195void disable_mmu_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100196void disable_mmu_el3(void);
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100197void disable_mmu_icache_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100198void disable_mmu_icache_el3(void);
Andrew Thoelke438c63a2014-04-28 12:06:18 +0100199
Achin Gupta4f6ad662013-10-25 09:08:21 +0100200/*******************************************************************************
201 * Misc. accessor prototypes
202 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +0100203
Roberto Vargasc51cdb72017-09-18 09:53:25 +0100204#define write_daifclr(val) SYSREG_WRITE_CONST(daifclr, val)
205#define write_daifset(val) SYSREG_WRITE_CONST(daifset, val)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100206
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000207DEFINE_SYSREG_RW_FUNCS(par_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100208DEFINE_SYSREG_READ_FUNC(id_pfr1_el1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000209DEFINE_SYSREG_READ_FUNC(id_aa64isar1_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100210DEFINE_SYSREG_READ_FUNC(id_aa64pfr0_el1)
Dimitris Papastamosb091eb92019-02-27 11:46:48 +0000211DEFINE_SYSREG_READ_FUNC(id_aa64pfr1_el1)
dp-armee3457b2017-05-23 09:32:49 +0100212DEFINE_SYSREG_READ_FUNC(id_aa64dfr0_el1)
Varun Wadekard1301a92019-01-23 09:41:28 -0800213DEFINE_SYSREG_READ_FUNC(id_afr0_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100214DEFINE_SYSREG_READ_FUNC(CurrentEl)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000215DEFINE_SYSREG_READ_FUNC(ctr_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100216DEFINE_SYSREG_RW_FUNCS(daif)
217DEFINE_SYSREG_RW_FUNCS(spsr_el1)
218DEFINE_SYSREG_RW_FUNCS(spsr_el2)
219DEFINE_SYSREG_RW_FUNCS(spsr_el3)
220DEFINE_SYSREG_RW_FUNCS(elr_el1)
221DEFINE_SYSREG_RW_FUNCS(elr_el2)
222DEFINE_SYSREG_RW_FUNCS(elr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100223
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100224DEFINE_SYSOP_FUNC(wfi)
225DEFINE_SYSOP_FUNC(wfe)
226DEFINE_SYSOP_FUNC(sev)
227DEFINE_SYSOP_TYPE_FUNC(dsb, sy)
Soby Mathewed995662014-12-30 16:11:42 +0000228DEFINE_SYSOP_TYPE_FUNC(dmb, sy)
Juan Castillo2e86cb12016-01-13 15:01:09 +0000229DEFINE_SYSOP_TYPE_FUNC(dmb, st)
230DEFINE_SYSOP_TYPE_FUNC(dmb, ld)
Soby Mathewed995662014-12-30 16:11:42 +0000231DEFINE_SYSOP_TYPE_FUNC(dsb, ish)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100232DEFINE_SYSOP_TYPE_FUNC(dsb, nsh)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000233DEFINE_SYSOP_TYPE_FUNC(dsb, ishst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000234DEFINE_SYSOP_TYPE_FUNC(dmb, oshld)
235DEFINE_SYSOP_TYPE_FUNC(dmb, oshst)
236DEFINE_SYSOP_TYPE_FUNC(dmb, osh)
237DEFINE_SYSOP_TYPE_FUNC(dmb, nshld)
238DEFINE_SYSOP_TYPE_FUNC(dmb, nshst)
239DEFINE_SYSOP_TYPE_FUNC(dmb, nsh)
240DEFINE_SYSOP_TYPE_FUNC(dmb, ishld)
Jeenu Viswambharan62505072017-09-22 08:32:09 +0100241DEFINE_SYSOP_TYPE_FUNC(dmb, ishst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000242DEFINE_SYSOP_TYPE_FUNC(dmb, ish)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100243DEFINE_SYSOP_FUNC(isb)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100244
Antonio Nino Diazb4e3e4b2018-11-23 15:04:01 +0000245static inline void enable_irq(void)
246{
247 /*
248 * The compiler memory barrier will prevent the compiler from
249 * scheduling non-volatile memory access after the write to the
250 * register.
251 *
252 * This could happen if some initialization code issues non-volatile
253 * accesses to an area used by an interrupt handler, in the assumption
254 * that it is safe as the interrupts are disabled at the time it does
255 * that (according to program order). However, non-volatile accesses
256 * are not necessarily in program order relatively with volatile inline
257 * assembly statements (and volatile accesses).
258 */
259 COMPILER_BARRIER();
260 write_daifclr(DAIF_IRQ_BIT);
261 isb();
262}
263
264static inline void enable_fiq(void)
265{
266 COMPILER_BARRIER();
267 write_daifclr(DAIF_FIQ_BIT);
268 isb();
269}
270
271static inline void enable_serror(void)
272{
273 COMPILER_BARRIER();
274 write_daifclr(DAIF_ABT_BIT);
275 isb();
276}
277
278static inline void enable_debug_exceptions(void)
279{
280 COMPILER_BARRIER();
281 write_daifclr(DAIF_DBG_BIT);
282 isb();
283}
284
285static inline void disable_irq(void)
286{
287 COMPILER_BARRIER();
288 write_daifset(DAIF_IRQ_BIT);
289 isb();
290}
291
292static inline void disable_fiq(void)
293{
294 COMPILER_BARRIER();
295 write_daifset(DAIF_FIQ_BIT);
296 isb();
297}
298
299static inline void disable_serror(void)
300{
301 COMPILER_BARRIER();
302 write_daifset(DAIF_ABT_BIT);
303 isb();
304}
305
306static inline void disable_debug_exceptions(void)
307{
308 COMPILER_BARRIER();
309 write_daifset(DAIF_DBG_BIT);
310 isb();
311}
312
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100313void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
314 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100315
316/*******************************************************************************
317 * System register accessor prototypes
318 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100319DEFINE_SYSREG_READ_FUNC(midr_el1)
320DEFINE_SYSREG_READ_FUNC(mpidr_el1)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000321DEFINE_SYSREG_READ_FUNC(id_aa64mmfr0_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100322
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100323DEFINE_SYSREG_RW_FUNCS(scr_el3)
324DEFINE_SYSREG_RW_FUNCS(hcr_el2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100325
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100326DEFINE_SYSREG_RW_FUNCS(vbar_el1)
327DEFINE_SYSREG_RW_FUNCS(vbar_el2)
328DEFINE_SYSREG_RW_FUNCS(vbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100329
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100330DEFINE_SYSREG_RW_FUNCS(sctlr_el1)
331DEFINE_SYSREG_RW_FUNCS(sctlr_el2)
332DEFINE_SYSREG_RW_FUNCS(sctlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100333
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100334DEFINE_SYSREG_RW_FUNCS(actlr_el1)
335DEFINE_SYSREG_RW_FUNCS(actlr_el2)
336DEFINE_SYSREG_RW_FUNCS(actlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100337
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100338DEFINE_SYSREG_RW_FUNCS(esr_el1)
339DEFINE_SYSREG_RW_FUNCS(esr_el2)
340DEFINE_SYSREG_RW_FUNCS(esr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100341
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100342DEFINE_SYSREG_RW_FUNCS(afsr0_el1)
343DEFINE_SYSREG_RW_FUNCS(afsr0_el2)
344DEFINE_SYSREG_RW_FUNCS(afsr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100345
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100346DEFINE_SYSREG_RW_FUNCS(afsr1_el1)
347DEFINE_SYSREG_RW_FUNCS(afsr1_el2)
348DEFINE_SYSREG_RW_FUNCS(afsr1_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100349
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100350DEFINE_SYSREG_RW_FUNCS(far_el1)
351DEFINE_SYSREG_RW_FUNCS(far_el2)
352DEFINE_SYSREG_RW_FUNCS(far_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100353
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100354DEFINE_SYSREG_RW_FUNCS(mair_el1)
355DEFINE_SYSREG_RW_FUNCS(mair_el2)
356DEFINE_SYSREG_RW_FUNCS(mair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100357
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100358DEFINE_SYSREG_RW_FUNCS(amair_el1)
359DEFINE_SYSREG_RW_FUNCS(amair_el2)
360DEFINE_SYSREG_RW_FUNCS(amair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100361
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100362DEFINE_SYSREG_READ_FUNC(rvbar_el1)
363DEFINE_SYSREG_READ_FUNC(rvbar_el2)
364DEFINE_SYSREG_READ_FUNC(rvbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100365
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100366DEFINE_SYSREG_RW_FUNCS(rmr_el1)
367DEFINE_SYSREG_RW_FUNCS(rmr_el2)
368DEFINE_SYSREG_RW_FUNCS(rmr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100369
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100370DEFINE_SYSREG_RW_FUNCS(tcr_el1)
371DEFINE_SYSREG_RW_FUNCS(tcr_el2)
372DEFINE_SYSREG_RW_FUNCS(tcr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100373
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100374DEFINE_SYSREG_RW_FUNCS(ttbr0_el1)
375DEFINE_SYSREG_RW_FUNCS(ttbr0_el2)
376DEFINE_SYSREG_RW_FUNCS(ttbr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100377
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100378DEFINE_SYSREG_RW_FUNCS(ttbr1_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100379
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000380DEFINE_SYSREG_RW_FUNCS(vttbr_el2)
381
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100382DEFINE_SYSREG_RW_FUNCS(cptr_el2)
383DEFINE_SYSREG_RW_FUNCS(cptr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100384
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100385DEFINE_SYSREG_RW_FUNCS(cpacr_el1)
386DEFINE_SYSREG_RW_FUNCS(cntfrq_el0)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000387DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2)
388DEFINE_SYSREG_RW_FUNCS(cnthp_tval_el2)
389DEFINE_SYSREG_RW_FUNCS(cnthp_cval_el2)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100390DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1)
391DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1)
392DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000393DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0)
394DEFINE_SYSREG_RW_FUNCS(cntp_tval_el0)
395DEFINE_SYSREG_RW_FUNCS(cntp_cval_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100396DEFINE_SYSREG_READ_FUNC(cntpct_el0)
397DEFINE_SYSREG_RW_FUNCS(cnthctl_el2)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100398
Antonio Nino Diazdc4ed3d2018-11-23 13:54:00 +0000399#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
400 CNTP_CTL_ENABLE_MASK)
401#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
402 CNTP_CTL_IMASK_MASK)
403#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
404 CNTP_CTL_ISTATUS_MASK)
405
406#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
407#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
408
409#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
410#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
411
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100412DEFINE_SYSREG_RW_FUNCS(tpidr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100413
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100414DEFINE_SYSREG_RW_FUNCS(cntvoff_el2)
415
Andrew Thoelke4e126072014-06-04 21:10:52 +0100416DEFINE_SYSREG_RW_FUNCS(vpidr_el2)
417DEFINE_SYSREG_RW_FUNCS(vmpidr_el2)
418
Soby Mathew26fb90e2015-01-06 21:36:55 +0000419DEFINE_SYSREG_READ_FUNC(isr_el1)
420
David Cunado5f55e282016-10-31 17:37:34 +0000421DEFINE_SYSREG_RW_FUNCS(mdcr_el2)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100422DEFINE_SYSREG_RW_FUNCS(mdcr_el3)
David Cunadoc14b08e2016-11-25 00:21:59 +0000423DEFINE_SYSREG_RW_FUNCS(hstr_el2)
David Cunado4168f2f2017-10-02 17:41:39 +0100424DEFINE_SYSREG_RW_FUNCS(pmcr_el0)
David Cunado5f55e282016-10-31 17:37:34 +0000425
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000426/* GICv3 System Registers */
427
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100428DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1)
429DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2)
430DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3)
431DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1)
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100432DEFINE_RENAME_SYSREG_READ_FUNC(icc_rpr_el1, ICC_RPR_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100433DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000434DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100435DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1)
436DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1)
437DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1)
438DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1)
439DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1)
440DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1)
441DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100442DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_sgi0r_el1, ICC_SGI0R_EL1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000443DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sgi1r, ICC_SGI1R)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100444
Dimitris Papastamos525c37a2017-11-13 09:49:45 +0000445DEFINE_RENAME_SYSREG_RW_FUNCS(amcgcr_el0, AMCGCR_EL0)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100446DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr0_el0, AMCNTENCLR0_EL0)
447DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset0_el0, AMCNTENSET0_EL0)
448DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr1_el0, AMCNTENCLR1_EL0)
449DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset1_el0, AMCNTENSET1_EL0)
450
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100451DEFINE_RENAME_SYSREG_READ_FUNC(mpamidr_el1, MPAMIDR_EL1)
452DEFINE_RENAME_SYSREG_RW_FUNCS(mpam3_el3, MPAM3_EL3)
453DEFINE_RENAME_SYSREG_RW_FUNCS(mpam2_el2, MPAM2_EL2)
454DEFINE_RENAME_SYSREG_RW_FUNCS(mpamhcr_el2, MPAMHCR_EL2)
455
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100456DEFINE_RENAME_SYSREG_RW_FUNCS(pmblimitr_el1, PMBLIMITR_EL1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100457
David Cunadoce88eee2017-10-20 11:30:57 +0100458DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el3, ZCR_EL3)
459DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el2, ZCR_EL2)
460
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +0000461DEFINE_RENAME_SYSREG_READ_FUNC(erridr_el1, ERRIDR_EL1)
462DEFINE_RENAME_SYSREG_WRITE_FUNC(errselr_el1, ERRSELR_EL1)
463
464DEFINE_RENAME_SYSREG_READ_FUNC(erxfr_el1, ERXFR_EL1)
465DEFINE_RENAME_SYSREG_RW_FUNCS(erxctlr_el1, ERXCTLR_EL1)
466DEFINE_RENAME_SYSREG_RW_FUNCS(erxstatus_el1, ERXSTATUS_EL1)
467DEFINE_RENAME_SYSREG_READ_FUNC(erxaddr_el1, ERXADDR_EL1)
468DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc0_el1, ERXMISC0_EL1)
469DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc1_el1, ERXMISC1_EL1)
470
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000471/* Armv8.2 Registers */
472DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64mmfr2_el1, ID_AA64MMFR2_EL1)
473
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000474/* Armv8.3 Pointer Authentication Registers */
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000475DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeyhi_el1, APIAKeyHi_EL1)
476DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeylo_el1, APIAKeyLo_EL1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000477
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100478#define IS_IN_EL(x) \
479 (GET_EL(read_CurrentEl()) == MODE_EL##x)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100480
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100481#define IS_IN_EL1() IS_IN_EL(1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000482#define IS_IN_EL2() IS_IN_EL(2)
Douglas Raillard77414632018-08-21 12:54:45 +0100483#define IS_IN_EL3() IS_IN_EL(3)
484
485static inline unsigned int get_current_el(void)
486{
487 return GET_EL(read_CurrentEl());
488}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100489
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000490/*
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000491 * Check if an EL is implemented from AA64PFR0 register fields.
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000492 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000493static inline uint64_t el_implemented(unsigned int el)
494{
495 if (el > 3U) {
496 return EL_IMPL_NONE;
497 } else {
498 unsigned int shift = ID_AA64PFR0_EL1_SHIFT * el;
499
500 return (read_id_aa64pfr0_el1() >> shift) & ID_AA64PFR0_ELX_MASK;
501 }
502}
503
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100504/* Previously defined accesor functions with incomplete register names */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100505
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100506#define read_current_el() read_CurrentEl()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100507
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100508#define dsb() dsbsy()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100509
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100510#define read_midr() read_midr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100511
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100512#define read_mpidr() read_mpidr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100513
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100514#define read_scr() read_scr_el3()
515#define write_scr(_v) write_scr_el3(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100516
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100517#define read_hcr() read_hcr_el2()
518#define write_hcr(_v) write_hcr_el2(_v)
Sandrine Bailleux25232af2014-05-09 11:23:11 +0100519
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100520#define read_cpacr() read_cpacr_el1()
521#define write_cpacr(_v) write_cpacr_el1(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100522
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000523#endif /* ARCH_HELPERS_H */