blob: cdc716315b0d40b57eca274bba42d965aee1af75 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dan Handleye83b0ca2014-01-14 18:17:09 +00002 * Copyright (c) 2013-2014, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
Sandrine Bailleux3fa98472014-03-31 11:25:18 +010031#include <arch.h>
Vikram Kanigiri96377452014-04-24 11:02:16 +010032#include <arch_helpers.h>
Vikram Kanigirida567432014-04-15 18:08:08 +010033#include <assert.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010034#include <bl_common.h>
35#include <bl31.h>
Vikram Kanigiri3ff77de2014-03-25 17:35:26 +000036#include <console.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010037#include <mmio.h>
38#include <platform.h>
39#include <stddef.h>
Dan Handley4d2e49d2014-04-11 11:52:12 +010040#include "drivers/pwrc/fvp_pwrc.h"
Dan Handleyed6ff952014-05-14 17:44:19 +010041#include "fvp_def.h"
42#include "fvp_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010043
44/*******************************************************************************
45 * Declarations of linker defined symbols which will help us find the layout
46 * of trusted SRAM
47 ******************************************************************************/
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000048extern unsigned long __RO_START__;
49extern unsigned long __RO_END__;
Achin Gupta4f6ad662013-10-25 09:08:21 +010050
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000051extern unsigned long __COHERENT_RAM_START__;
52extern unsigned long __COHERENT_RAM_END__;
Achin Gupta4f6ad662013-10-25 09:08:21 +010053
Sandrine Bailleux8d69a032013-11-27 09:38:52 +000054/*
55 * The next 2 constants identify the extents of the code & RO data region.
56 * These addresses are used by the MMU setup code and therefore they must be
57 * page-aligned. It is the responsibility of the linker script to ensure that
58 * __RO_START__ and __RO_END__ linker symbols refer to page-aligned addresses.
59 */
60#define BL31_RO_BASE (unsigned long)(&__RO_START__)
61#define BL31_RO_LIMIT (unsigned long)(&__RO_END__)
62
63/*
64 * The next 2 constants identify the extents of the coherent memory region.
65 * These addresses are used by the MMU setup code and therefore they must be
66 * page-aligned. It is the responsibility of the linker script to ensure that
67 * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols
68 * refer to page-aligned addresses.
69 */
70#define BL31_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__)
71#define BL31_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__)
Achin Gupta4f6ad662013-10-25 09:08:21 +010072
Vikram Kanigiri96377452014-04-24 11:02:16 +010073
74#if RESET_TO_BL31
Vikram Kanigiricf79bf52014-06-02 14:59:00 +010075static entry_point_info_t next_image_ep_info;
Vikram Kanigiri96377452014-04-24 11:02:16 +010076#else
Achin Gupta4f6ad662013-10-25 09:08:21 +010077/*******************************************************************************
Achin Guptae4d084e2014-02-19 17:18:23 +000078 * Reference to structure which holds the arguments that have been passed to
79 * BL31 from BL2.
Achin Gupta4f6ad662013-10-25 09:08:21 +010080 ******************************************************************************/
Vikram Kanigirida567432014-04-15 18:08:08 +010081static bl31_params_t *bl2_to_bl31_params;
Vikram Kanigiri96377452014-04-24 11:02:16 +010082#endif
Achin Gupta35ca3512014-02-19 17:58:33 +000083
Achin Gupta4f6ad662013-10-25 09:08:21 +010084/*******************************************************************************
Vikram Kanigirida567432014-04-15 18:08:08 +010085 * Return a pointer to the 'entry_point_info' structure of the next image for the
Achin Gupta35ca3512014-02-19 17:58:33 +000086 * security state specified. BL33 corresponds to the non-secure image type
87 * while BL32 corresponds to the secure image type. A NULL pointer is returned
88 * if the image does not exist.
Achin Gupta4f6ad662013-10-25 09:08:21 +010089 ******************************************************************************/
Dan Handley701fea72014-05-27 16:17:21 +010090entry_point_info_t *bl31_plat_get_next_image_ep_info(uint32_t type)
Achin Gupta4f6ad662013-10-25 09:08:21 +010091{
Vikram Kanigiri96377452014-04-24 11:02:16 +010092#if RESET_TO_BL31
93
Vikram Kanigiricf79bf52014-06-02 14:59:00 +010094 assert(type <= NON_SECURE);
95 SET_PARAM_HEAD(&next_image_ep_info,
96 PARAM_EP,
97 VERSION_1,
98 0);
Vikram Kanigiri96377452014-04-24 11:02:16 +010099
Vikram Kanigiricf79bf52014-06-02 14:59:00 +0100100 SET_SECURITY_STATE(next_image_ep_info.h.attr, type);
101
102 if (type == NON_SECURE) {
103 /*
104 * Tell BL31 where the non-trusted software image
105 * is located and the entry state information
106 */
107 next_image_ep_info.pc = plat_get_ns_image_entrypoint();
108 next_image_ep_info.spsr = fvp_get_spsr_for_bl33_entry();
109 } else {
110 next_image_ep_info.pc = BL32_BASE;
111 next_image_ep_info.spsr = fvp_get_spsr_for_bl32_entry();
112 }
113
114 return &next_image_ep_info;
Vikram Kanigiri96377452014-04-24 11:02:16 +0100115#else
Vikram Kanigiricf79bf52014-06-02 14:59:00 +0100116 entry_point_info_t *next_image_info;
117
Vikram Kanigiri96377452014-04-24 11:02:16 +0100118 next_image_info = (type == NON_SECURE) ?
Vikram Kanigirida567432014-04-15 18:08:08 +0100119 bl2_to_bl31_params->bl33_ep_info :
120 bl2_to_bl31_params->bl32_ep_info;
Achin Gupta35ca3512014-02-19 17:58:33 +0000121
122 /* None of the images on this platform can have 0x0 as the entrypoint */
Vikram Kanigirida567432014-04-15 18:08:08 +0100123 if (next_image_info->pc)
Achin Gupta35ca3512014-02-19 17:58:33 +0000124 return next_image_info;
125 else
126 return NULL;
Vikram Kanigiricf79bf52014-06-02 14:59:00 +0100127#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128}
129
130/*******************************************************************************
Achin Guptae4d084e2014-02-19 17:18:23 +0000131 * Perform any BL31 specific platform actions. Here is an opportunity to copy
132 * parameters passed by the calling EL (S-EL1 in BL2 & S-EL3 in BL1) before they
133 * are lost (potentially). This needs to be done before the MMU is initialized
134 * so that the memory layout can be used while creating page tables. On the FVP
135 * we know that BL2 has populated the parameters in secure DRAM. So we just use
136 * the reference passed in 'from_bl2' instead of copying. The 'data' parameter
137 * is not used since all the information is contained in 'from_bl2'. Also, BL2
138 * has flushed this information to memory, so we are guaranteed to pick up good
139 * data
Achin Gupta4f6ad662013-10-25 09:08:21 +0100140 ******************************************************************************/
Vikram Kanigirida567432014-04-15 18:08:08 +0100141void bl31_early_platform_setup(bl31_params_t *from_bl2,
Vikram Kanigirid8c9d262014-05-16 18:48:12 +0100142 void *plat_params_from_bl2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100143{
Vikram Kanigiri3684abf2014-03-27 14:33:15 +0000144 /* Initialize the console to provide early debug support */
145 console_init(PL011_UART0_BASE);
146
Achin Gupta4f6ad662013-10-25 09:08:21 +0100147 /* Initialize the platform config for future decision making */
Dan Handleyea451572014-05-15 14:53:30 +0100148 fvp_config_setup();
Vikram Kanigiri96377452014-04-24 11:02:16 +0100149
150#if RESET_TO_BL31
151 /* There are no parameters from BL2 if BL31 is a reset vector */
152 assert(from_bl2 == NULL);
153 assert(plat_params_from_bl2 == NULL);
154
155
156 /*
157 * Do initial security configuration to allow DRAM/device access. On
158 * Base FVP only DRAM security is programmable (via TrustZone), but
159 * other platforms might have more programmable security devices
160 * present.
161 */
Dan Handleyea451572014-05-15 14:53:30 +0100162 fvp_security_setup();
Vikram Kanigiri96377452014-04-24 11:02:16 +0100163#else
164 /* Check params passed from BL2 should not be NULL,
165 * We are not checking plat_params_from_bl2 as NULL as we are not
166 * using it on FVP
167 */
168 assert(from_bl2 != NULL);
169 assert(from_bl2->h.type == PARAM_BL31);
170 assert(from_bl2->h.version >= VERSION_1);
171
172 bl2_to_bl31_params = from_bl2;
Andrew Thoelkea55566d2014-05-28 22:22:55 +0100173 assert(((unsigned long)plat_params_from_bl2) == FVP_BL31_PLAT_PARAM_VAL);
Vikram Kanigiri96377452014-04-24 11:02:16 +0100174#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100175}
176
177/*******************************************************************************
178 * Initialize the gic, configure the CLCD and zero out variables needed by the
179 * secondaries to boot up correctly.
180 ******************************************************************************/
181void bl31_platform_setup()
182{
183 unsigned int reg_val;
184
Ian Spray84687392014-01-02 16:57:12 +0000185 /* Initialize the gic cpu and distributor interfaces */
186 gic_setup();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100187
188 /*
189 * TODO: Configure the CLCD before handing control to
190 * linux. Need to see if a separate driver is needed
191 * instead.
192 */
193 mmio_write_32(VE_SYSREGS_BASE + V2M_SYS_CFGDATA, 0);
194 mmio_write_32(VE_SYSREGS_BASE + V2M_SYS_CFGCTRL,
195 (1ull << 31) | (1 << 30) | (7 << 20) | (0 << 16));
196
Sandrine Bailleux3fa98472014-03-31 11:25:18 +0100197 /* Enable and initialize the System level generic timer */
198 mmio_write_32(SYS_CNTCTL_BASE + CNTCR_OFF, CNTCR_FCREQ(0) | CNTCR_EN);
199
Achin Gupta4f6ad662013-10-25 09:08:21 +0100200 /* Allow access to the System counter timer module */
201 reg_val = (1 << CNTACR_RPCT_SHIFT) | (1 << CNTACR_RVCT_SHIFT);
202 reg_val |= (1 << CNTACR_RFRQ_SHIFT) | (1 << CNTACR_RVOFF_SHIFT);
203 reg_val |= (1 << CNTACR_RWVT_SHIFT) | (1 << CNTACR_RWPT_SHIFT);
204 mmio_write_32(SYS_TIMCTL_BASE + CNTACR_BASE(0), reg_val);
205 mmio_write_32(SYS_TIMCTL_BASE + CNTACR_BASE(1), reg_val);
206
207 reg_val = (1 << CNTNSAR_NS_SHIFT(0)) | (1 << CNTNSAR_NS_SHIFT(1));
208 mmio_write_32(SYS_TIMCTL_BASE + CNTNSAR, reg_val);
209
210 /* Intialize the power controller */
211 fvp_pwrc_setup();
212
Ian Spray84687392014-01-02 16:57:12 +0000213 /* Topologies are best known to the platform. */
Dan Handleyea451572014-05-15 14:53:30 +0100214 fvp_setup_topology();
Achin Gupta4f6ad662013-10-25 09:08:21 +0100215}
216
217/*******************************************************************************
218 * Perform the very early platform specific architectural setup here. At the
219 * moment this is only intializes the mmu in a quick and dirty way.
220 ******************************************************************************/
221void bl31_plat_arch_setup()
222{
Vikram Kanigiri96377452014-04-24 11:02:16 +0100223#if RESET_TO_BL31
224 fvp_cci_setup();
Vikram Kanigiri96377452014-04-24 11:02:16 +0100225
Dan Handleyea451572014-05-15 14:53:30 +0100226#endif
227 fvp_configure_mmu_el3(BL31_RO_BASE,
228 (BL31_COHERENT_RAM_LIMIT - BL31_RO_BASE),
229 BL31_RO_BASE,
230 BL31_RO_LIMIT,
231 BL31_COHERENT_RAM_BASE,
232 BL31_COHERENT_RAM_LIMIT);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100233}