blob: 60c777ed8355194973afce4f1b388a625963b8b4 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00006
7#include <assert.h>
8
9#include <platform_def.h>
10
Dan Handley9df48042015-03-19 18:58:55 +000011#include <arch.h>
12#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <common/debug.h>
14#include <common/romlib.h>
15#include <lib/mmio.h>
16#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000017#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <plat/common/platform.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019
Dan Handley9df48042015-03-19 18:58:55 +000020/* Weak definitions may be overridden in specific ARM standard platform */
21#pragma weak plat_get_ns_image_entrypoint
Vikram Kanigiri07035432015-11-12 18:52:34 +000022#pragma weak plat_arm_get_mmap
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010023
24/* Conditionally provide a weak definition of plat_get_syscnt_freq2 to avoid
25 * conflicts with the definition in plat/common. */
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010026#pragma weak plat_get_syscnt_freq2
Roberto Vargase3adc372018-05-23 09:27:06 +010027
Manish V Badarkhef809c6e2020-02-22 08:43:00 +000028/* Get ARM SOC-ID */
29#pragma weak plat_arm_get_soc_id
30
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +000031/*******************************************************************************
32 * Changes the memory attributes for the region of mapped memory where the BL
33 * image's translation tables are located such that the tables will have
34 * read-only permissions.
35 ******************************************************************************/
36#if PLAT_RO_XLAT_TABLES
37void arm_xlat_make_tables_readonly(void)
38{
39 int rc = xlat_make_tables_readonly();
40
41 if (rc != 0) {
42 ERROR("Failed to make translation tables read-only at EL%u.\n",
43 get_current_el());
44 panic();
45 }
46
47 INFO("Translation tables are now read-only at EL%u.\n",
48 get_current_el());
49}
50#endif
Roberto Vargase3adc372018-05-23 09:27:06 +010051
52void arm_setup_romlib(void)
53{
54#if USE_ROMLIB
55 if (!rom_lib_init(ROMLIB_VERSION))
56 panic();
57#endif
58}
Dan Handley9df48042015-03-19 18:58:55 +000059
Soby Mathew21f93612016-03-23 10:11:10 +000060uintptr_t plat_get_ns_image_entrypoint(void)
Dan Handley9df48042015-03-19 18:58:55 +000061{
Soby Mathew4876ae32016-05-09 17:20:10 +010062#ifdef PRELOADED_BL33_BASE
63 return PRELOADED_BL33_BASE;
64#else
Sandrine Bailleuxafa91db2019-01-31 15:01:32 +010065 return PLAT_ARM_NS_IMAGE_BASE;
Soby Mathew4876ae32016-05-09 17:20:10 +010066#endif
Dan Handley9df48042015-03-19 18:58:55 +000067}
68
69/*******************************************************************************
70 * Gets SPSR for BL32 entry
71 ******************************************************************************/
72uint32_t arm_get_spsr_for_bl32_entry(void)
73{
74 /*
75 * The Secure Payload Dispatcher service is responsible for
Juan Castillo7d199412015-12-14 09:35:25 +000076 * setting the SPSR prior to entry into the BL32 image.
Dan Handley9df48042015-03-19 18:58:55 +000077 */
78 return 0;
79}
80
81/*******************************************************************************
82 * Gets SPSR for BL33 entry
83 ******************************************************************************/
Julius Werner8e0ef0f2019-07-09 14:02:43 -070084#ifdef __aarch64__
Dan Handley9df48042015-03-19 18:58:55 +000085uint32_t arm_get_spsr_for_bl33_entry(void)
86{
Dan Handley9df48042015-03-19 18:58:55 +000087 unsigned int mode;
88 uint32_t spsr;
89
90 /* Figure out what mode we enter the non-secure world in */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000091 mode = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
Dan Handley9df48042015-03-19 18:58:55 +000092
93 /*
94 * TODO: Consider the possibility of specifying the SPSR in
95 * the FIP ToC and allowing the platform to have a say as
96 * well.
97 */
98 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
99 return spsr;
100}
Soby Mathew0d268dc2016-07-11 14:13:56 +0100101#else
102/*******************************************************************************
103 * Gets SPSR for BL33 entry
104 ******************************************************************************/
105uint32_t arm_get_spsr_for_bl33_entry(void)
106{
107 unsigned int hyp_status, mode, spsr;
108
109 hyp_status = GET_VIRT_EXT(read_id_pfr1());
110
111 mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
112
113 /*
114 * TODO: Consider the possibility of specifying the SPSR in
115 * the FIP ToC and allowing the platform to have a say as
116 * well.
117 */
118 spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
119 SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
120 return spsr;
121}
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700122#endif /* __aarch64__ */
Dan Handley9df48042015-03-19 18:58:55 +0000123
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100124/*******************************************************************************
125 * Configures access to the system counter timer module.
126 ******************************************************************************/
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800127#ifdef ARM_SYS_TIMCTL_BASE
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100128void arm_configure_sys_timer(void)
129{
130 unsigned int reg_val;
131
Soby Mathew2d9f7952018-06-11 16:21:30 +0100132 /* Read the frequency of the system counter */
133 unsigned int freq_val = plat_get_syscnt_freq2();
134
Juan Castilloaadf19a2015-11-06 16:02:32 +0000135#if ARM_CONFIG_CNTACR
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000136 reg_val = (1U << CNTACR_RPCT_SHIFT) | (1U << CNTACR_RVCT_SHIFT);
137 reg_val |= (1U << CNTACR_RFRQ_SHIFT) | (1U << CNTACR_RVOFF_SHIFT);
138 reg_val |= (1U << CNTACR_RWVT_SHIFT) | (1U << CNTACR_RWPT_SHIFT);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100139 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTACR_BASE(PLAT_ARM_NSTIMER_FRAME_ID), reg_val);
Juan Castilloaadf19a2015-11-06 16:02:32 +0000140#endif /* ARM_CONFIG_CNTACR */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100141
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000142 reg_val = (1U << CNTNSAR_NS_SHIFT(PLAT_ARM_NSTIMER_FRAME_ID));
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100143 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTNSAR, reg_val);
Soby Mathew2d9f7952018-06-11 16:21:30 +0100144
145 /*
146 * Initialize CNTFRQ register in CNTCTLBase frame. The CNTFRQ
147 * system register initialized during psci_arch_setup() is different
148 * from this and has to be updated independently.
149 */
150 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTCTLBASE_CNTFRQ, freq_val);
151
Sami Mujawar5eb649d2019-05-10 08:52:07 +0100152#if defined(PLAT_juno) || defined(PLAT_n1sdp)
Soby Mathew2d9f7952018-06-11 16:21:30 +0100153 /*
154 * Initialize CNTFRQ register in Non-secure CNTBase frame.
Sami Mujawar5eb649d2019-05-10 08:52:07 +0100155 * This is only required for Juno and N1SDP, because they do not
156 * follow ARM ARM in that the value updated in CNTFRQ is not
157 * reflected in CNTBASEN_CNTFRQ. Hence update the value manually.
Soby Mathew2d9f7952018-06-11 16:21:30 +0100158 */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000159 mmio_write_32(ARM_SYS_CNT_BASE_NS + CNTBASEN_CNTFRQ, freq_val);
Soby Mathew2d9f7952018-06-11 16:21:30 +0100160#endif
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100161}
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800162#endif /* ARM_SYS_TIMCTL_BASE */
Vikram Kanigiri07035432015-11-12 18:52:34 +0000163
164/*******************************************************************************
165 * Returns ARM platform specific memory map regions.
166 ******************************************************************************/
167const mmap_region_t *plat_arm_get_mmap(void)
168{
169 return plat_arm_mmap;
170}
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100171
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100172#ifdef ARM_SYS_CNTCTL_BASE
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100173
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100174unsigned int plat_get_syscnt_freq2(void)
175{
Sandrine Bailleuxa8ef6652016-06-03 15:00:46 +0100176 unsigned int counter_base_frequency;
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100177
178 /* Read the frequency from Frequency modes table */
179 counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF);
180
181 /* The first entry of the frequency modes table must not be 0 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000182 if (counter_base_frequency == 0U)
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100183 panic();
184
185 return counter_base_frequency;
186}
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100187
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100188#endif /* ARM_SYS_CNTCTL_BASE */
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100189
190#if SDEI_SUPPORT
191/*
192 * Translate SDEI entry point to PA, and perform standard ARM entry point
193 * validation on it.
194 */
195int plat_sdei_validate_entry_point(uintptr_t ep, unsigned int client_mode)
196{
197 uint64_t par, pa;
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000198 u_register_t scr_el3;
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100199
200 /* Doing Non-secure address translation requires SCR_EL3.NS set */
201 scr_el3 = read_scr_el3();
202 write_scr_el3(scr_el3 | SCR_NS_BIT);
203 isb();
204
205 assert((client_mode == MODE_EL2) || (client_mode == MODE_EL1));
206 if (client_mode == MODE_EL2) {
207 /*
208 * Translate entry point to Physical Address using the EL2
209 * translation regime.
210 */
211 ats1e2r(ep);
212 } else {
213 /*
214 * Translate entry point to Physical Address using the EL1&0
215 * translation regime, including stage 2.
216 */
217 ats12e1r(ep);
218 }
219 isb();
220 par = read_par_el1();
221
222 /* Restore original SCRL_EL3 */
223 write_scr_el3(scr_el3);
224 isb();
225
226 /* If the translation resulted in fault, return failure */
227 if ((par & PAR_F_MASK) != 0)
228 return -1;
229
230 /* Extract Physical Address from PAR */
231 pa = (par & (PAR_ADDR_MASK << PAR_ADDR_SHIFT));
232
233 /* Perform NS entry point validation on the physical address */
234 return arm_validate_ns_entrypoint(pa);
235}
236#endif
Manish V Badarkhef809c6e2020-02-22 08:43:00 +0000237
238/*
239 * Weak function to get ARM platform SOC-ID, Always return SOC-ID=0
240 * ToDo: Get proper SOC-ID for every ARM platform and define this
241 * function separately for every ARM platform.
242 */
243uint32_t plat_arm_get_soc_id(void)
244{
245 return 0U;
246}
247
248/* Get SOC version */
249int32_t plat_get_soc_version(void)
250{
251 return (int32_t)
252 ((ARM_SOC_IDENTIFICATION_CODE << ARM_SOC_IDENTIFICATION_SHIFT)
253 | (ARM_SOC_CONTINUATION_CODE << ARM_SOC_CONTINUATION_SHIFT)
254 | plat_arm_get_soc_id());
255}