Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 1 | /* |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 2 | * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <arch_helpers.h> |
| 8 | #include <arm_def.h> |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 9 | #include <assert.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 10 | #include <bl_common.h> |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 11 | #include <debug.h> |
| 12 | #include <desc_image_load.h> |
Soby Mathew | 1ced6b8 | 2017-06-12 12:37:10 +0100 | [diff] [blame] | 13 | #include <generic_delay_timer.h> |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 14 | #ifdef SPD_opteed |
| 15 | #include <optee_utils.h> |
| 16 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 17 | #include <plat_arm.h> |
dp-arm | 7f297ca | 2017-05-02 11:49:33 +0100 | [diff] [blame] | 18 | #include <platform.h> |
Isla Mitchell | d254879 | 2017-07-14 10:48:25 +0100 | [diff] [blame] | 19 | #include <platform_def.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 20 | #include <string.h> |
Douglas Raillard | a8954fc | 2017-01-26 15:54:44 +0000 | [diff] [blame] | 21 | #include <utils.h> |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 22 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 23 | /* Data structure which holds the extents of the trusted SRAM for BL2 */ |
| 24 | static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); |
| 25 | |
Soby Mathew | c44110d | 2018-02-20 12:50:47 +0000 | [diff] [blame] | 26 | /* |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 27 | * Check that BL2_BASE is above ARM_TB_FW_CONFIG_LIMIT. This reserved page is |
| 28 | * for `meminfo_t` data structure and fw_configs passed from BL1. |
Soby Mathew | c44110d | 2018-02-20 12:50:47 +0000 | [diff] [blame] | 29 | */ |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 30 | CASSERT(BL2_BASE >= ARM_TB_FW_CONFIG_LIMIT, assert_bl2_base_overflows); |
Soby Mathew | c44110d | 2018-02-20 12:50:47 +0000 | [diff] [blame] | 31 | |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 32 | /* Weak definitions may be overridden in specific ARM standard platform */ |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 33 | #pragma weak bl2_early_platform_setup2 |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 34 | #pragma weak bl2_platform_setup |
| 35 | #pragma weak bl2_plat_arch_setup |
| 36 | #pragma weak bl2_plat_sec_mem_layout |
| 37 | |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 38 | #define MAP_BL2_TOTAL MAP_REGION_FLAT( \ |
| 39 | bl2_tzram_layout.total_base, \ |
| 40 | bl2_tzram_layout.total_size, \ |
| 41 | MT_MEMORY | MT_RW | MT_SECURE) |
| 42 | |
Dimitris Papastamos | 9576baa | 2018-06-08 13:17:26 +0100 | [diff] [blame] | 43 | |
Daniel Boulby | 07d2687 | 2018-06-27 16:45:48 +0100 | [diff] [blame] | 44 | #pragma weak arm_bl2_plat_handle_post_image_load |
Dimitris Papastamos | 9576baa | 2018-06-08 13:17:26 +0100 | [diff] [blame] | 45 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 46 | /******************************************************************************* |
| 47 | * BL1 has passed the extents of the trusted SRAM that should be visible to BL2 |
| 48 | * in x0. This memory layout is sitting at the base of the free trusted SRAM. |
| 49 | * Copy it to a safe location before its reclaimed by later BL2 functionality. |
| 50 | ******************************************************************************/ |
Sandrine Bailleux | b3b6e22 | 2018-07-11 12:44:22 +0200 | [diff] [blame] | 51 | void arm_bl2_early_platform_setup(uintptr_t tb_fw_config, |
| 52 | struct meminfo *mem_layout) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 53 | { |
| 54 | /* Initialize the console to provide early debug support */ |
Antonio Nino Diaz | 23ede6a | 2018-06-19 09:29:36 +0100 | [diff] [blame] | 55 | arm_console_boot_init(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 56 | |
| 57 | /* Setup the BL2 memory layout */ |
| 58 | bl2_tzram_layout = *mem_layout; |
| 59 | |
| 60 | /* Initialise the IO layer and register platform IO devices */ |
| 61 | plat_arm_io_setup(); |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 62 | |
Soby Mathew | cc36484 | 2018-02-21 01:16:39 +0000 | [diff] [blame] | 63 | if (tb_fw_config != 0U) |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 64 | arm_bl2_set_tb_cfg_addr((void *)tb_fw_config); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 65 | } |
| 66 | |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 67 | void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 68 | { |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 69 | arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); |
| 70 | |
Soby Mathew | 1ced6b8 | 2017-06-12 12:37:10 +0100 | [diff] [blame] | 71 | generic_delay_timer_init(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 72 | } |
| 73 | |
| 74 | /* |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 75 | * Perform BL2 preload setup. Currently we initialise the dynamic |
| 76 | * configuration here. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 77 | */ |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 78 | void bl2_plat_preload_setup(void) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 79 | { |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 80 | arm_bl2_dyn_cfg_init(); |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 81 | } |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 82 | |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 83 | /* |
| 84 | * Perform ARM standard platform setup. |
| 85 | */ |
| 86 | void arm_bl2_platform_setup(void) |
| 87 | { |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 88 | /* Initialize the secure environment */ |
| 89 | plat_arm_security_setup(); |
Roberto Vargas | a1c16b6 | 2017-08-03 09:16:43 +0100 | [diff] [blame] | 90 | |
| 91 | #if defined(PLAT_ARM_MEM_PROT_ADDR) |
Roberto Vargas | 550eb08 | 2018-01-05 16:00:05 +0000 | [diff] [blame] | 92 | arm_nor_psci_do_static_mem_protect(); |
Roberto Vargas | a1c16b6 | 2017-08-03 09:16:43 +0100 | [diff] [blame] | 93 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 94 | } |
| 95 | |
| 96 | void bl2_platform_setup(void) |
| 97 | { |
| 98 | arm_bl2_platform_setup(); |
| 99 | } |
| 100 | |
| 101 | /******************************************************************************* |
| 102 | * Perform the very early platform specific architectural setup here. At the |
| 103 | * moment this is only initializes the mmu in a quick and dirty way. |
| 104 | ******************************************************************************/ |
| 105 | void arm_bl2_plat_arch_setup(void) |
| 106 | { |
Soby Mathew | b985648 | 2018-09-18 11:42:42 +0100 | [diff] [blame] | 107 | #if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG |
| 108 | /* |
| 109 | * Ensure ARM platforms don't use coherent memory in BL2 unless |
| 110 | * cryptocell integration is enabled. |
| 111 | */ |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 112 | assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 113 | #endif |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 114 | |
| 115 | const mmap_region_t bl_regions[] = { |
| 116 | MAP_BL2_TOTAL, |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 117 | ARM_MAP_BL_RO, |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 118 | #if USE_ROMLIB |
| 119 | ARM_MAP_ROMLIB_CODE, |
| 120 | ARM_MAP_ROMLIB_DATA, |
| 121 | #endif |
Soby Mathew | b985648 | 2018-09-18 11:42:42 +0100 | [diff] [blame] | 122 | #if ARM_CRYPTOCELL_INTEG |
| 123 | ARM_MAP_BL_COHERENT_RAM, |
| 124 | #endif |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 125 | {0} |
| 126 | }; |
| 127 | |
Roberto Vargas | 344ff02 | 2018-10-19 16:44:18 +0100 | [diff] [blame] | 128 | setup_page_tables(bl_regions, plat_arm_get_mmap()); |
Yatharth Kochar | a5f77d3 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 129 | |
| 130 | #ifdef AARCH32 |
Antonio Nino Diaz | 533d3a8 | 2018-08-07 16:35:19 +0100 | [diff] [blame] | 131 | enable_mmu_svc_mon(0); |
Yatharth Kochar | a5f77d3 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 132 | #else |
Sandrine Bailleux | 4a1267a | 2016-05-18 16:11:47 +0100 | [diff] [blame] | 133 | enable_mmu_el1(0); |
Yatharth Kochar | a5f77d3 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 134 | #endif |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 135 | |
| 136 | arm_setup_romlib(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 137 | } |
| 138 | |
| 139 | void bl2_plat_arch_setup(void) |
| 140 | { |
| 141 | arm_bl2_plat_arch_setup(); |
| 142 | } |
| 143 | |
Yatharth Kochar | ede39cb | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 144 | int arm_bl2_handle_post_image_load(unsigned int image_id) |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 145 | { |
| 146 | int err = 0; |
| 147 | bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 148 | #ifdef SPD_opteed |
| 149 | bl_mem_params_node_t *pager_mem_params = NULL; |
| 150 | bl_mem_params_node_t *paged_mem_params = NULL; |
| 151 | #endif |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 152 | assert(bl_mem_params); |
| 153 | |
| 154 | switch (image_id) { |
Yatharth Kochar | a5f77d3 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 155 | #ifdef AARCH64 |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 156 | case BL32_IMAGE_ID: |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 157 | #ifdef SPD_opteed |
| 158 | pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); |
| 159 | assert(pager_mem_params); |
| 160 | |
| 161 | paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); |
| 162 | assert(paged_mem_params); |
| 163 | |
| 164 | err = parse_optee_header(&bl_mem_params->ep_info, |
| 165 | &pager_mem_params->image_info, |
| 166 | &paged_mem_params->image_info); |
| 167 | if (err != 0) { |
| 168 | WARN("OPTEE header parse error.\n"); |
| 169 | } |
| 170 | #endif |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 171 | bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry(); |
| 172 | break; |
Yatharth Kochar | a5f77d3 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 173 | #endif |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 174 | |
| 175 | case BL33_IMAGE_ID: |
| 176 | /* BL33 expects to receive the primary CPU MPID (through r0) */ |
| 177 | bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); |
| 178 | bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry(); |
| 179 | break; |
| 180 | |
| 181 | #ifdef SCP_BL2_BASE |
| 182 | case SCP_BL2_IMAGE_ID: |
| 183 | /* The subsequent handling of SCP_BL2 is platform specific */ |
| 184 | err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info); |
| 185 | if (err) { |
| 186 | WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); |
| 187 | } |
| 188 | break; |
| 189 | #endif |
Jonathan Wright | ff957ed | 2018-03-14 15:24:00 +0000 | [diff] [blame] | 190 | default: |
| 191 | /* Do nothing in default case */ |
| 192 | break; |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 193 | } |
| 194 | |
| 195 | return err; |
| 196 | } |
| 197 | |
Yatharth Kochar | ede39cb | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 198 | /******************************************************************************* |
| 199 | * This function can be used by the platforms to update/use image |
| 200 | * information for given `image_id`. |
| 201 | ******************************************************************************/ |
Daniel Boulby | 07d2687 | 2018-06-27 16:45:48 +0100 | [diff] [blame] | 202 | int arm_bl2_plat_handle_post_image_load(unsigned int image_id) |
Yatharth Kochar | ede39cb | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 203 | { |
| 204 | return arm_bl2_handle_post_image_load(image_id); |
| 205 | } |
| 206 | |
Daniel Boulby | 07d2687 | 2018-06-27 16:45:48 +0100 | [diff] [blame] | 207 | int bl2_plat_handle_post_image_load(unsigned int image_id) |
| 208 | { |
| 209 | return arm_bl2_plat_handle_post_image_load(image_id); |
| 210 | } |