blob: a4fac0da09fbd7d17c379ff0d4142770500fcf33 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
David Wang0ba499f2016-03-07 11:02:57 +08002 * Copyright (c) 2015-2016, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions are met:
6 *
7 * Redistributions of source code must retain the above copyright notice, this
8 * list of conditions and the following disclaimer.
9 *
10 * Redistributions in binary form must reproduce the above copyright notice,
11 * this list of conditions and the following disclaimer in the documentation
12 * and/or other materials provided with the distribution.
13 *
14 * Neither the name of ARM nor the names of its contributors may be used
15 * to endorse or promote products derived from this software without specific
16 * prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
19 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
20 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
21 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE
22 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
23 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
24 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
25 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
26 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
27 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
28 * POSSIBILITY OF SUCH DAMAGE.
29 */
30
31#include <arch_helpers.h>
32#include <arm_def.h>
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010033#include <assert.h>
Dan Handley9df48042015-03-19 18:58:55 +000034#include <bl_common.h>
35#include <console.h>
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010036#include <debug.h>
37#include <desc_image_load.h>
Dan Handley9df48042015-03-19 18:58:55 +000038#include <plat_arm.h>
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010039#include <platform_def.h>
Dan Handley9df48042015-03-19 18:58:55 +000040#include <string.h>
41
Dan Handley9df48042015-03-19 18:58:55 +000042#if USE_COHERENT_MEM
43/*
44 * The next 2 constants identify the extents of the coherent memory region.
45 * These addresses are used by the MMU setup code and therefore they must be
46 * page-aligned. It is the responsibility of the linker script to ensure that
47 * __COHERENT_RAM_START__ and __COHERENT_RAM_END__ linker symbols refer to
48 * page-aligned addresses.
49 */
50#define BL2_COHERENT_RAM_BASE (unsigned long)(&__COHERENT_RAM_START__)
51#define BL2_COHERENT_RAM_LIMIT (unsigned long)(&__COHERENT_RAM_END__)
52#endif
53
54/* Data structure which holds the extents of the trusted SRAM for BL2 */
55static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
56
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010057/* Weak definitions may be overridden in specific ARM standard platform */
58#pragma weak bl2_early_platform_setup
59#pragma weak bl2_platform_setup
60#pragma weak bl2_plat_arch_setup
61#pragma weak bl2_plat_sec_mem_layout
62
63#if LOAD_IMAGE_V2
64
65#pragma weak bl2_plat_handle_post_image_load
66
67#else /* LOAD_IMAGE_V2 */
Dan Handley9df48042015-03-19 18:58:55 +000068
69/*******************************************************************************
70 * This structure represents the superset of information that is passed to
Juan Castillo7d199412015-12-14 09:35:25 +000071 * BL31, e.g. while passing control to it from BL2, bl31_params
Dan Handley9df48042015-03-19 18:58:55 +000072 * and other platform specific params
73 ******************************************************************************/
74typedef struct bl2_to_bl31_params_mem {
75 bl31_params_t bl31_params;
76 image_info_t bl31_image_info;
77 image_info_t bl32_image_info;
78 image_info_t bl33_image_info;
79 entry_point_info_t bl33_ep_info;
80 entry_point_info_t bl32_ep_info;
81 entry_point_info_t bl31_ep_info;
82} bl2_to_bl31_params_mem_t;
83
84
85static bl2_to_bl31_params_mem_t bl31_params_mem;
86
87
88/* Weak definitions may be overridden in specific ARM standard platform */
Dan Handley9df48042015-03-19 18:58:55 +000089#pragma weak bl2_plat_get_bl31_params
90#pragma weak bl2_plat_get_bl31_ep_info
91#pragma weak bl2_plat_flush_bl31_params
92#pragma weak bl2_plat_set_bl31_ep_info
Juan Castilloa72b6472015-12-10 15:49:17 +000093#pragma weak bl2_plat_get_scp_bl2_meminfo
Dan Handley9df48042015-03-19 18:58:55 +000094#pragma weak bl2_plat_get_bl32_meminfo
95#pragma weak bl2_plat_set_bl32_ep_info
96#pragma weak bl2_plat_get_bl33_meminfo
97#pragma weak bl2_plat_set_bl33_ep_info
98
David Wang0ba499f2016-03-07 11:02:57 +080099#if ARM_BL31_IN_DRAM
100meminfo_t *bl2_plat_sec_mem_layout(void)
101{
102 static meminfo_t bl2_dram_layout
103 __aligned(CACHE_WRITEBACK_GRANULE) = {
104 .total_base = BL31_BASE,
105 .total_size = (ARM_AP_TZC_DRAM1_BASE +
106 ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE,
107 .free_base = BL31_BASE,
108 .free_size = (ARM_AP_TZC_DRAM1_BASE +
109 ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE
110 };
Dan Handley9df48042015-03-19 18:58:55 +0000111
David Wang0ba499f2016-03-07 11:02:57 +0800112 return &bl2_dram_layout;
113}
114#else
Dan Handley9df48042015-03-19 18:58:55 +0000115meminfo_t *bl2_plat_sec_mem_layout(void)
116{
117 return &bl2_tzram_layout;
118}
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100119#endif /* ARM_BL31_IN_DRAM */
Dan Handley9df48042015-03-19 18:58:55 +0000120
121/*******************************************************************************
122 * This function assigns a pointer to the memory that the platform has kept
123 * aside to pass platform specific and trusted firmware related information
124 * to BL31. This memory is allocated by allocating memory to
125 * bl2_to_bl31_params_mem_t structure which is a superset of all the
126 * structure whose information is passed to BL31
127 * NOTE: This function should be called only once and should be done
128 * before generating params to BL31
129 ******************************************************************************/
130bl31_params_t *bl2_plat_get_bl31_params(void)
131{
132 bl31_params_t *bl2_to_bl31_params;
133
134 /*
135 * Initialise the memory for all the arguments that needs to
Juan Castillo7d199412015-12-14 09:35:25 +0000136 * be passed to BL31
Dan Handley9df48042015-03-19 18:58:55 +0000137 */
138 memset(&bl31_params_mem, 0, sizeof(bl2_to_bl31_params_mem_t));
139
140 /* Assign memory for TF related information */
141 bl2_to_bl31_params = &bl31_params_mem.bl31_params;
142 SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0);
143
Juan Castillo7d199412015-12-14 09:35:25 +0000144 /* Fill BL31 related information */
Dan Handley9df48042015-03-19 18:58:55 +0000145 bl2_to_bl31_params->bl31_image_info = &bl31_params_mem.bl31_image_info;
146 SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY,
147 VERSION_1, 0);
148
Juan Castillo7d199412015-12-14 09:35:25 +0000149 /* Fill BL32 related information if it exists */
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100150#ifdef BL32_BASE
Dan Handley9df48042015-03-19 18:58:55 +0000151 bl2_to_bl31_params->bl32_ep_info = &bl31_params_mem.bl32_ep_info;
152 SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, PARAM_EP,
153 VERSION_1, 0);
154 bl2_to_bl31_params->bl32_image_info = &bl31_params_mem.bl32_image_info;
155 SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, PARAM_IMAGE_BINARY,
156 VERSION_1, 0);
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100157#endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +0000158
Juan Castillo7d199412015-12-14 09:35:25 +0000159 /* Fill BL33 related information */
Dan Handley9df48042015-03-19 18:58:55 +0000160 bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem.bl33_ep_info;
161 SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info,
162 PARAM_EP, VERSION_1, 0);
163
Juan Castillo7d199412015-12-14 09:35:25 +0000164 /* BL33 expects to receive the primary CPU MPID (through x0) */
Dan Handley9df48042015-03-19 18:58:55 +0000165 bl2_to_bl31_params->bl33_ep_info->args.arg0 = 0xffff & read_mpidr();
166
167 bl2_to_bl31_params->bl33_image_info = &bl31_params_mem.bl33_image_info;
168 SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY,
169 VERSION_1, 0);
170
171 return bl2_to_bl31_params;
172}
173
174/* Flush the TF params and the TF plat params */
175void bl2_plat_flush_bl31_params(void)
176{
177 flush_dcache_range((unsigned long)&bl31_params_mem,
178 sizeof(bl2_to_bl31_params_mem_t));
179}
180
181/*******************************************************************************
182 * This function returns a pointer to the shared memory that the platform
183 * has kept to point to entry point information of BL31 to BL2
184 ******************************************************************************/
185struct entry_point_info *bl2_plat_get_bl31_ep_info(void)
186{
187#if DEBUG
188 bl31_params_mem.bl31_ep_info.args.arg1 = ARM_BL31_PLAT_PARAM_VAL;
189#endif
190
191 return &bl31_params_mem.bl31_ep_info;
192}
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100193#endif /* LOAD_IMAGE_V2 */
Dan Handley9df48042015-03-19 18:58:55 +0000194
195/*******************************************************************************
196 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
197 * in x0. This memory layout is sitting at the base of the free trusted SRAM.
198 * Copy it to a safe location before its reclaimed by later BL2 functionality.
199 ******************************************************************************/
200void arm_bl2_early_platform_setup(meminfo_t *mem_layout)
201{
202 /* Initialize the console to provide early debug support */
203 console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ,
204 ARM_CONSOLE_BAUDRATE);
205
206 /* Setup the BL2 memory layout */
207 bl2_tzram_layout = *mem_layout;
208
209 /* Initialise the IO layer and register platform IO devices */
210 plat_arm_io_setup();
211}
212
213void bl2_early_platform_setup(meminfo_t *mem_layout)
214{
215 arm_bl2_early_platform_setup(mem_layout);
216}
217
218/*
219 * Perform ARM standard platform setup.
220 */
221void arm_bl2_platform_setup(void)
222{
223 /* Initialize the secure environment */
224 plat_arm_security_setup();
225}
226
227void bl2_platform_setup(void)
228{
229 arm_bl2_platform_setup();
230}
231
232/*******************************************************************************
233 * Perform the very early platform specific architectural setup here. At the
234 * moment this is only initializes the mmu in a quick and dirty way.
235 ******************************************************************************/
236void arm_bl2_plat_arch_setup(void)
237{
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100238 arm_setup_page_tables(bl2_tzram_layout.total_base,
Dan Handley9df48042015-03-19 18:58:55 +0000239 bl2_tzram_layout.total_size,
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100240 BL_CODE_BASE,
241 BL_CODE_LIMIT,
242 BL_RO_DATA_BASE,
243 BL_RO_DATA_LIMIT
Dan Handley9df48042015-03-19 18:58:55 +0000244#if USE_COHERENT_MEM
245 , BL2_COHERENT_RAM_BASE,
246 BL2_COHERENT_RAM_LIMIT
247#endif
248 );
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100249
250#ifdef AARCH32
251 enable_mmu_secure(0);
252#else
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100253 enable_mmu_el1(0);
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100254#endif
Dan Handley9df48042015-03-19 18:58:55 +0000255}
256
257void bl2_plat_arch_setup(void)
258{
259 arm_bl2_plat_arch_setup();
260}
261
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100262#if LOAD_IMAGE_V2
263/*******************************************************************************
264 * This function can be used by the platforms to update/use image
265 * information for given `image_id`.
266 ******************************************************************************/
267int bl2_plat_handle_post_image_load(unsigned int image_id)
268{
269 int err = 0;
270 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
271 assert(bl_mem_params);
272
273 switch (image_id) {
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100274#ifdef AARCH64
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100275 case BL32_IMAGE_ID:
276 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
277 break;
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100278#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100279
280 case BL33_IMAGE_ID:
281 /* BL33 expects to receive the primary CPU MPID (through r0) */
282 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
283 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
284 break;
285
286#ifdef SCP_BL2_BASE
287 case SCP_BL2_IMAGE_ID:
288 /* The subsequent handling of SCP_BL2 is platform specific */
289 err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
290 if (err) {
291 WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
292 }
293 break;
294#endif
295 }
296
297 return err;
298}
299
300#else /* LOAD_IMAGE_V2 */
301
Dan Handley9df48042015-03-19 18:58:55 +0000302/*******************************************************************************
Juan Castilloa72b6472015-12-10 15:49:17 +0000303 * Populate the extents of memory available for loading SCP_BL2 (if used),
Dan Handley9df48042015-03-19 18:58:55 +0000304 * i.e. anywhere in trusted RAM as long as it doesn't overwrite BL2.
305 ******************************************************************************/
Juan Castilloa72b6472015-12-10 15:49:17 +0000306void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo)
Dan Handley9df48042015-03-19 18:58:55 +0000307{
Juan Castilloa72b6472015-12-10 15:49:17 +0000308 *scp_bl2_meminfo = bl2_tzram_layout;
Dan Handley9df48042015-03-19 18:58:55 +0000309}
310
311/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000312 * Before calling this function BL31 is loaded in memory and its entrypoint
Dan Handley9df48042015-03-19 18:58:55 +0000313 * is set by load_image. This is a placeholder for the platform to change
Juan Castillo7d199412015-12-14 09:35:25 +0000314 * the entrypoint of BL31 and set SPSR and security state.
Dan Handley9df48042015-03-19 18:58:55 +0000315 * On ARM standard platforms we only set the security state of the entrypoint
316 ******************************************************************************/
317void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info,
318 entry_point_info_t *bl31_ep_info)
319{
320 SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE);
321 bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX,
322 DISABLE_ALL_EXCEPTIONS);
323}
324
325
326/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000327 * Before calling this function BL32 is loaded in memory and its entrypoint
Dan Handley9df48042015-03-19 18:58:55 +0000328 * is set by load_image. This is a placeholder for the platform to change
Juan Castillo7d199412015-12-14 09:35:25 +0000329 * the entrypoint of BL32 and set SPSR and security state.
Dan Handley9df48042015-03-19 18:58:55 +0000330 * On ARM standard platforms we only set the security state of the entrypoint
331 ******************************************************************************/
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100332#ifdef BL32_BASE
Dan Handley9df48042015-03-19 18:58:55 +0000333void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info,
334 entry_point_info_t *bl32_ep_info)
335{
336 SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE);
337 bl32_ep_info->spsr = arm_get_spsr_for_bl32_entry();
338}
339
340/*******************************************************************************
Dan Handley9df48042015-03-19 18:58:55 +0000341 * Populate the extents of memory available for loading BL32
342 ******************************************************************************/
343void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo)
344{
345 /*
346 * Populate the extents of memory available for loading BL32.
347 */
348 bl32_meminfo->total_base = BL32_BASE;
349 bl32_meminfo->free_base = BL32_BASE;
350 bl32_meminfo->total_size =
351 (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
352 bl32_meminfo->free_size =
353 (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
354}
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100355#endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +0000356
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100357/*******************************************************************************
358 * Before calling this function BL33 is loaded in memory and its entrypoint
359 * is set by load_image. This is a placeholder for the platform to change
360 * the entrypoint of BL33 and set SPSR and security state.
361 * On ARM standard platforms we only set the security state of the entrypoint
362 ******************************************************************************/
363void bl2_plat_set_bl33_ep_info(image_info_t *image,
364 entry_point_info_t *bl33_ep_info)
365{
366 SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE);
367 bl33_ep_info->spsr = arm_get_spsr_for_bl33_entry();
368}
Dan Handley9df48042015-03-19 18:58:55 +0000369
370/*******************************************************************************
371 * Populate the extents of memory available for loading BL33
372 ******************************************************************************/
373void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo)
374{
375 bl33_meminfo->total_base = ARM_NS_DRAM1_BASE;
376 bl33_meminfo->total_size = ARM_NS_DRAM1_SIZE;
377 bl33_meminfo->free_base = ARM_NS_DRAM1_BASE;
378 bl33_meminfo->free_size = ARM_NS_DRAM1_SIZE;
379}
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100380
381#endif /* LOAD_IMAGE_V2 */