blob: e5619b7f4efb2cb7d4b4a75f30598ab848c45e86 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Douglas Raillarda8954fc2017-01-26 15:54:44 +00002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
7#include <arch_helpers.h>
8#include <arm_def.h>
Yatharth Kocharf9a0f162016-09-13 17:07:57 +01009#include <assert.h>
Dan Handley9df48042015-03-19 18:58:55 +000010#include <bl_common.h>
11#include <console.h>
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010012#include <debug.h>
13#include <desc_image_load.h>
Dan Handley9df48042015-03-19 18:58:55 +000014#include <plat_arm.h>
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010015#include <platform_def.h>
dp-arm7f297ca2017-05-02 11:49:33 +010016#include <platform.h>
Dan Handley9df48042015-03-19 18:58:55 +000017#include <string.h>
Douglas Raillarda8954fc2017-01-26 15:54:44 +000018#include <utils.h>
Dan Handley9df48042015-03-19 18:58:55 +000019
Dan Handley9df48042015-03-19 18:58:55 +000020/* Data structure which holds the extents of the trusted SRAM for BL2 */
21static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
22
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010023/* Weak definitions may be overridden in specific ARM standard platform */
24#pragma weak bl2_early_platform_setup
25#pragma weak bl2_platform_setup
26#pragma weak bl2_plat_arch_setup
27#pragma weak bl2_plat_sec_mem_layout
28
29#if LOAD_IMAGE_V2
30
31#pragma weak bl2_plat_handle_post_image_load
32
33#else /* LOAD_IMAGE_V2 */
Dan Handley9df48042015-03-19 18:58:55 +000034
35/*******************************************************************************
36 * This structure represents the superset of information that is passed to
Juan Castillo7d199412015-12-14 09:35:25 +000037 * BL31, e.g. while passing control to it from BL2, bl31_params
Dan Handley9df48042015-03-19 18:58:55 +000038 * and other platform specific params
39 ******************************************************************************/
40typedef struct bl2_to_bl31_params_mem {
41 bl31_params_t bl31_params;
42 image_info_t bl31_image_info;
43 image_info_t bl32_image_info;
44 image_info_t bl33_image_info;
45 entry_point_info_t bl33_ep_info;
46 entry_point_info_t bl32_ep_info;
47 entry_point_info_t bl31_ep_info;
48} bl2_to_bl31_params_mem_t;
49
50
51static bl2_to_bl31_params_mem_t bl31_params_mem;
52
53
54/* Weak definitions may be overridden in specific ARM standard platform */
Dan Handley9df48042015-03-19 18:58:55 +000055#pragma weak bl2_plat_get_bl31_params
56#pragma weak bl2_plat_get_bl31_ep_info
57#pragma weak bl2_plat_flush_bl31_params
58#pragma weak bl2_plat_set_bl31_ep_info
Juan Castilloa72b6472015-12-10 15:49:17 +000059#pragma weak bl2_plat_get_scp_bl2_meminfo
Dan Handley9df48042015-03-19 18:58:55 +000060#pragma weak bl2_plat_get_bl32_meminfo
61#pragma weak bl2_plat_set_bl32_ep_info
62#pragma weak bl2_plat_get_bl33_meminfo
63#pragma weak bl2_plat_set_bl33_ep_info
64
David Wang0ba499f2016-03-07 11:02:57 +080065#if ARM_BL31_IN_DRAM
66meminfo_t *bl2_plat_sec_mem_layout(void)
67{
68 static meminfo_t bl2_dram_layout
69 __aligned(CACHE_WRITEBACK_GRANULE) = {
70 .total_base = BL31_BASE,
71 .total_size = (ARM_AP_TZC_DRAM1_BASE +
72 ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE,
73 .free_base = BL31_BASE,
74 .free_size = (ARM_AP_TZC_DRAM1_BASE +
75 ARM_AP_TZC_DRAM1_SIZE) - BL31_BASE
76 };
Dan Handley9df48042015-03-19 18:58:55 +000077
David Wang0ba499f2016-03-07 11:02:57 +080078 return &bl2_dram_layout;
79}
80#else
Dan Handley9df48042015-03-19 18:58:55 +000081meminfo_t *bl2_plat_sec_mem_layout(void)
82{
83 return &bl2_tzram_layout;
84}
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010085#endif /* ARM_BL31_IN_DRAM */
Dan Handley9df48042015-03-19 18:58:55 +000086
87/*******************************************************************************
88 * This function assigns a pointer to the memory that the platform has kept
89 * aside to pass platform specific and trusted firmware related information
90 * to BL31. This memory is allocated by allocating memory to
91 * bl2_to_bl31_params_mem_t structure which is a superset of all the
92 * structure whose information is passed to BL31
93 * NOTE: This function should be called only once and should be done
94 * before generating params to BL31
95 ******************************************************************************/
96bl31_params_t *bl2_plat_get_bl31_params(void)
97{
98 bl31_params_t *bl2_to_bl31_params;
99
100 /*
101 * Initialise the memory for all the arguments that needs to
Juan Castillo7d199412015-12-14 09:35:25 +0000102 * be passed to BL31
Dan Handley9df48042015-03-19 18:58:55 +0000103 */
Douglas Raillarda8954fc2017-01-26 15:54:44 +0000104 zeromem(&bl31_params_mem, sizeof(bl2_to_bl31_params_mem_t));
Dan Handley9df48042015-03-19 18:58:55 +0000105
106 /* Assign memory for TF related information */
107 bl2_to_bl31_params = &bl31_params_mem.bl31_params;
108 SET_PARAM_HEAD(bl2_to_bl31_params, PARAM_BL31, VERSION_1, 0);
109
Juan Castillo7d199412015-12-14 09:35:25 +0000110 /* Fill BL31 related information */
Dan Handley9df48042015-03-19 18:58:55 +0000111 bl2_to_bl31_params->bl31_image_info = &bl31_params_mem.bl31_image_info;
112 SET_PARAM_HEAD(bl2_to_bl31_params->bl31_image_info, PARAM_IMAGE_BINARY,
113 VERSION_1, 0);
114
Juan Castillo7d199412015-12-14 09:35:25 +0000115 /* Fill BL32 related information if it exists */
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100116#ifdef BL32_BASE
Dan Handley9df48042015-03-19 18:58:55 +0000117 bl2_to_bl31_params->bl32_ep_info = &bl31_params_mem.bl32_ep_info;
118 SET_PARAM_HEAD(bl2_to_bl31_params->bl32_ep_info, PARAM_EP,
119 VERSION_1, 0);
120 bl2_to_bl31_params->bl32_image_info = &bl31_params_mem.bl32_image_info;
121 SET_PARAM_HEAD(bl2_to_bl31_params->bl32_image_info, PARAM_IMAGE_BINARY,
122 VERSION_1, 0);
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100123#endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +0000124
Juan Castillo7d199412015-12-14 09:35:25 +0000125 /* Fill BL33 related information */
Dan Handley9df48042015-03-19 18:58:55 +0000126 bl2_to_bl31_params->bl33_ep_info = &bl31_params_mem.bl33_ep_info;
127 SET_PARAM_HEAD(bl2_to_bl31_params->bl33_ep_info,
128 PARAM_EP, VERSION_1, 0);
129
Juan Castillo7d199412015-12-14 09:35:25 +0000130 /* BL33 expects to receive the primary CPU MPID (through x0) */
Dan Handley9df48042015-03-19 18:58:55 +0000131 bl2_to_bl31_params->bl33_ep_info->args.arg0 = 0xffff & read_mpidr();
132
133 bl2_to_bl31_params->bl33_image_info = &bl31_params_mem.bl33_image_info;
134 SET_PARAM_HEAD(bl2_to_bl31_params->bl33_image_info, PARAM_IMAGE_BINARY,
135 VERSION_1, 0);
136
137 return bl2_to_bl31_params;
138}
139
140/* Flush the TF params and the TF plat params */
141void bl2_plat_flush_bl31_params(void)
142{
143 flush_dcache_range((unsigned long)&bl31_params_mem,
144 sizeof(bl2_to_bl31_params_mem_t));
145}
146
147/*******************************************************************************
148 * This function returns a pointer to the shared memory that the platform
149 * has kept to point to entry point information of BL31 to BL2
150 ******************************************************************************/
151struct entry_point_info *bl2_plat_get_bl31_ep_info(void)
152{
153#if DEBUG
154 bl31_params_mem.bl31_ep_info.args.arg1 = ARM_BL31_PLAT_PARAM_VAL;
155#endif
156
157 return &bl31_params_mem.bl31_ep_info;
158}
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100159#endif /* LOAD_IMAGE_V2 */
Dan Handley9df48042015-03-19 18:58:55 +0000160
161/*******************************************************************************
162 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
163 * in x0. This memory layout is sitting at the base of the free trusted SRAM.
164 * Copy it to a safe location before its reclaimed by later BL2 functionality.
165 ******************************************************************************/
166void arm_bl2_early_platform_setup(meminfo_t *mem_layout)
167{
168 /* Initialize the console to provide early debug support */
169 console_init(PLAT_ARM_BOOT_UART_BASE, PLAT_ARM_BOOT_UART_CLK_IN_HZ,
170 ARM_CONSOLE_BAUDRATE);
171
172 /* Setup the BL2 memory layout */
173 bl2_tzram_layout = *mem_layout;
174
175 /* Initialise the IO layer and register platform IO devices */
176 plat_arm_io_setup();
177}
178
179void bl2_early_platform_setup(meminfo_t *mem_layout)
180{
181 arm_bl2_early_platform_setup(mem_layout);
182}
183
184/*
185 * Perform ARM standard platform setup.
186 */
187void arm_bl2_platform_setup(void)
188{
189 /* Initialize the secure environment */
190 plat_arm_security_setup();
191}
192
193void bl2_platform_setup(void)
194{
195 arm_bl2_platform_setup();
196}
197
198/*******************************************************************************
199 * Perform the very early platform specific architectural setup here. At the
200 * moment this is only initializes the mmu in a quick and dirty way.
201 ******************************************************************************/
202void arm_bl2_plat_arch_setup(void)
203{
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100204 arm_setup_page_tables(bl2_tzram_layout.total_base,
Dan Handley9df48042015-03-19 18:58:55 +0000205 bl2_tzram_layout.total_size,
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100206 BL_CODE_BASE,
Masahiro Yamada51bef612017-01-18 02:10:08 +0900207 BL_CODE_END,
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +0100208 BL_RO_DATA_BASE,
Masahiro Yamada51bef612017-01-18 02:10:08 +0900209 BL_RO_DATA_END
Dan Handley9df48042015-03-19 18:58:55 +0000210#if USE_COHERENT_MEM
Masahiro Yamada0fac5af2016-12-28 16:11:41 +0900211 , BL_COHERENT_RAM_BASE,
212 BL_COHERENT_RAM_END
Dan Handley9df48042015-03-19 18:58:55 +0000213#endif
214 );
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100215
216#ifdef AARCH32
217 enable_mmu_secure(0);
218#else
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100219 enable_mmu_el1(0);
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100220#endif
Dan Handley9df48042015-03-19 18:58:55 +0000221}
222
223void bl2_plat_arch_setup(void)
224{
225 arm_bl2_plat_arch_setup();
226}
227
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100228#if LOAD_IMAGE_V2
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000229int arm_bl2_handle_post_image_load(unsigned int image_id)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100230{
231 int err = 0;
232 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
233 assert(bl_mem_params);
234
235 switch (image_id) {
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100236#ifdef AARCH64
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100237 case BL32_IMAGE_ID:
238 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
239 break;
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100240#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100241
242 case BL33_IMAGE_ID:
243 /* BL33 expects to receive the primary CPU MPID (through r0) */
244 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
245 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
246 break;
247
248#ifdef SCP_BL2_BASE
249 case SCP_BL2_IMAGE_ID:
250 /* The subsequent handling of SCP_BL2 is platform specific */
251 err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
252 if (err) {
253 WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
254 }
255 break;
256#endif
257 }
258
259 return err;
260}
261
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000262/*******************************************************************************
263 * This function can be used by the platforms to update/use image
264 * information for given `image_id`.
265 ******************************************************************************/
266int bl2_plat_handle_post_image_load(unsigned int image_id)
267{
268 return arm_bl2_handle_post_image_load(image_id);
269}
270
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100271#else /* LOAD_IMAGE_V2 */
272
Dan Handley9df48042015-03-19 18:58:55 +0000273/*******************************************************************************
Juan Castilloa72b6472015-12-10 15:49:17 +0000274 * Populate the extents of memory available for loading SCP_BL2 (if used),
Dan Handley9df48042015-03-19 18:58:55 +0000275 * i.e. anywhere in trusted RAM as long as it doesn't overwrite BL2.
276 ******************************************************************************/
Juan Castilloa72b6472015-12-10 15:49:17 +0000277void bl2_plat_get_scp_bl2_meminfo(meminfo_t *scp_bl2_meminfo)
Dan Handley9df48042015-03-19 18:58:55 +0000278{
Juan Castilloa72b6472015-12-10 15:49:17 +0000279 *scp_bl2_meminfo = bl2_tzram_layout;
Dan Handley9df48042015-03-19 18:58:55 +0000280}
281
282/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000283 * Before calling this function BL31 is loaded in memory and its entrypoint
Dan Handley9df48042015-03-19 18:58:55 +0000284 * is set by load_image. This is a placeholder for the platform to change
Juan Castillo7d199412015-12-14 09:35:25 +0000285 * the entrypoint of BL31 and set SPSR and security state.
Dan Handley9df48042015-03-19 18:58:55 +0000286 * On ARM standard platforms we only set the security state of the entrypoint
287 ******************************************************************************/
288void bl2_plat_set_bl31_ep_info(image_info_t *bl31_image_info,
289 entry_point_info_t *bl31_ep_info)
290{
291 SET_SECURITY_STATE(bl31_ep_info->h.attr, SECURE);
292 bl31_ep_info->spsr = SPSR_64(MODE_EL3, MODE_SP_ELX,
293 DISABLE_ALL_EXCEPTIONS);
294}
295
296
297/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000298 * Before calling this function BL32 is loaded in memory and its entrypoint
Dan Handley9df48042015-03-19 18:58:55 +0000299 * is set by load_image. This is a placeholder for the platform to change
Juan Castillo7d199412015-12-14 09:35:25 +0000300 * the entrypoint of BL32 and set SPSR and security state.
Dan Handley9df48042015-03-19 18:58:55 +0000301 * On ARM standard platforms we only set the security state of the entrypoint
302 ******************************************************************************/
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100303#ifdef BL32_BASE
Dan Handley9df48042015-03-19 18:58:55 +0000304void bl2_plat_set_bl32_ep_info(image_info_t *bl32_image_info,
305 entry_point_info_t *bl32_ep_info)
306{
307 SET_SECURITY_STATE(bl32_ep_info->h.attr, SECURE);
308 bl32_ep_info->spsr = arm_get_spsr_for_bl32_entry();
309}
310
311/*******************************************************************************
Dan Handley9df48042015-03-19 18:58:55 +0000312 * Populate the extents of memory available for loading BL32
313 ******************************************************************************/
314void bl2_plat_get_bl32_meminfo(meminfo_t *bl32_meminfo)
315{
316 /*
317 * Populate the extents of memory available for loading BL32.
318 */
319 bl32_meminfo->total_base = BL32_BASE;
320 bl32_meminfo->free_base = BL32_BASE;
321 bl32_meminfo->total_size =
322 (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
323 bl32_meminfo->free_size =
324 (TSP_SEC_MEM_BASE + TSP_SEC_MEM_SIZE) - BL32_BASE;
325}
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100326#endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +0000327
Antonio Nino Diaze4fa3702016-04-05 11:38:49 +0100328/*******************************************************************************
329 * Before calling this function BL33 is loaded in memory and its entrypoint
330 * is set by load_image. This is a placeholder for the platform to change
331 * the entrypoint of BL33 and set SPSR and security state.
332 * On ARM standard platforms we only set the security state of the entrypoint
333 ******************************************************************************/
334void bl2_plat_set_bl33_ep_info(image_info_t *image,
335 entry_point_info_t *bl33_ep_info)
336{
337 SET_SECURITY_STATE(bl33_ep_info->h.attr, NON_SECURE);
338 bl33_ep_info->spsr = arm_get_spsr_for_bl33_entry();
339}
Dan Handley9df48042015-03-19 18:58:55 +0000340
341/*******************************************************************************
342 * Populate the extents of memory available for loading BL33
343 ******************************************************************************/
344void bl2_plat_get_bl33_meminfo(meminfo_t *bl33_meminfo)
345{
346 bl33_meminfo->total_base = ARM_NS_DRAM1_BASE;
347 bl33_meminfo->total_size = ARM_NS_DRAM1_SIZE;
348 bl33_meminfo->free_base = ARM_NS_DRAM1_BASE;
349 bl33_meminfo->free_size = ARM_NS_DRAM1_SIZE;
350}
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100351
352#endif /* LOAD_IMAGE_V2 */