blob: 65023bf5373f02de56f3c97285e6a5ac5cd7ba8b [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Salman Nabi442b0752024-02-19 17:03:44 +00002 * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00007#include <assert.h>
8
Dan Handley9df48042015-03-19 18:58:55 +00009#include <arch.h>
10#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000011#include <common/bl_common.h>
12#include <common/debug.h>
13#include <drivers/console.h>
Ambroise Vincent9660dc12019-07-12 13:47:03 +010014#include <lib/debugfs.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <lib/extensions/ras.h>
Harrison Mutai91ce7c92023-12-01 15:50:00 +000016#include <lib/fconf/fconf.h>
johpow019d134022021-06-16 17:57:28 -050017#include <lib/gpt_rme/gpt_rme.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <lib/mmio.h>
Harrison Mutai91ce7c92023-12-01 15:50:00 +000019#if TRANSFER_LIST
20#include <lib/transfer_list.h>
21#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000022#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000023#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000024#include <plat/common/platform.h>
Antonio Nino Diaza320ecd2019-01-15 14:19:50 +000025#include <platform_def.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000026
Harrison Mutai91ce7c92023-12-01 15:50:00 +000027static struct transfer_list_header *secure_tl __unused;
Harrison Mutai32a5dbc2024-07-12 14:23:02 +000028static struct transfer_list_header *ns_tl __unused;
29
Dan Handley9df48042015-03-19 18:58:55 +000030/*
31 * Placeholder variables for copying the arguments that have been passed to
Juan Castillo7d199412015-12-14 09:35:25 +000032 * BL31 from BL2.
Dan Handley9df48042015-03-19 18:58:55 +000033 */
34static entry_point_info_t bl32_image_ep_info;
35static entry_point_info_t bl33_image_ep_info;
Zelalem Aweke96c0bab2021-07-11 18:39:39 -050036#if ENABLE_RME
37static entry_point_info_t rmm_image_ep_info;
38#endif
Dan Handley9df48042015-03-19 18:58:55 +000039
Soby Mathew7823d9e2018-10-14 08:13:44 +010040#if !RESET_TO_BL31
Soby Mathewaf14b462018-06-01 16:53:38 +010041/*
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010042 * Check that BL31_BASE is above ARM_FW_CONFIG_LIMIT. The reserved page
Soby Mathewaf14b462018-06-01 16:53:38 +010043 * is required for SOC_FW_CONFIG/TOS_FW_CONFIG passed from BL2.
44 */
Harrison Mutai91ce7c92023-12-01 15:50:00 +000045#if TRANSFER_LIST
46CASSERT(BL31_BASE >= PLAT_ARM_EL3_FW_HANDOFF_LIMIT, assert_bl31_base_overflows);
47#else
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010048CASSERT(BL31_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl31_base_overflows);
Harrison Mutai91ce7c92023-12-01 15:50:00 +000049#endif /* TRANSFER_LIST */
50#endif /* RESET_TO_BL31 */
Dan Handley9df48042015-03-19 18:58:55 +000051
52/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000053#pragma weak bl31_early_platform_setup2
Dan Handley9df48042015-03-19 18:58:55 +000054#pragma weak bl31_platform_setup
55#pragma weak bl31_plat_arch_setup
56#pragma weak bl31_plat_get_next_image_ep_info
Madhukar Pappireddye108df22023-03-22 15:40:40 -050057#pragma weak bl31_plat_runtime_setup
Dan Handley9df48042015-03-19 18:58:55 +000058
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010059#define MAP_BL31_TOTAL MAP_REGION_FLAT( \
Soby Mathew7823d9e2018-10-14 08:13:44 +010060 BL31_START, \
61 BL31_END - BL31_START, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050062 MT_MEMORY | MT_RW | EL3_PAS)
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010063#if RECLAIM_INIT_CODE
64IMPORT_SYM(unsigned long, __INIT_CODE_START__, BL_INIT_CODE_BASE);
Alexei Fedorov2a0c36f2020-07-21 17:07:45 +010065IMPORT_SYM(unsigned long, __INIT_CODE_END__, BL_CODE_END_UNALIGNED);
David Horstmann8f15ca32020-10-14 15:17:49 +010066IMPORT_SYM(unsigned long, __STACKS_END__, BL_STACKS_END_UNALIGNED);
Alexei Fedorov2a0c36f2020-07-21 17:07:45 +010067
68#define BL_INIT_CODE_END ((BL_CODE_END_UNALIGNED + PAGE_SIZE - 1) & \
69 ~(PAGE_SIZE - 1))
David Horstmann8f15ca32020-10-14 15:17:49 +010070#define BL_STACKS_END ((BL_STACKS_END_UNALIGNED + PAGE_SIZE - 1) & \
71 ~(PAGE_SIZE - 1))
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010072
73#define MAP_BL_INIT_CODE MAP_REGION_FLAT( \
74 BL_INIT_CODE_BASE, \
75 BL_INIT_CODE_END \
76 - BL_INIT_CODE_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050077 MT_CODE | EL3_PAS)
Daniel Boulbyb1b058d2018-09-18 11:52:49 +010078#endif
Dan Handley9df48042015-03-19 18:58:55 +000079
Madhukar Pappireddyd7419442020-01-27 15:38:26 -060080#if SEPARATE_NOBITS_REGION
81#define MAP_BL31_NOBITS MAP_REGION_FLAT( \
82 BL31_NOBITS_BASE, \
83 BL31_NOBITS_LIMIT \
84 - BL31_NOBITS_BASE, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050085 MT_MEMORY | MT_RW | EL3_PAS)
Madhukar Pappireddyd7419442020-01-27 15:38:26 -060086
87#endif
Dan Handley9df48042015-03-19 18:58:55 +000088/*******************************************************************************
89 * Return a pointer to the 'entry_point_info' structure of the next image for the
Juan Castillo7d199412015-12-14 09:35:25 +000090 * security state specified. BL33 corresponds to the non-secure image type
91 * while BL32 corresponds to the secure image type. A NULL pointer is returned
Dan Handley9df48042015-03-19 18:58:55 +000092 * if the image does not exist.
93 ******************************************************************************/
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020094struct entry_point_info *bl31_plat_get_next_image_ep_info(uint32_t type)
Dan Handley9df48042015-03-19 18:58:55 +000095{
96 entry_point_info_t *next_image_info;
97
98 assert(sec_state_is_valid(type));
Zelalem Aweke96c0bab2021-07-11 18:39:39 -050099 if (type == NON_SECURE) {
Harrison Mutai32a5dbc2024-07-12 14:23:02 +0000100#if TRANSFER_LIST && !RESET_TO_BL31
101 next_image_info = transfer_list_set_handoff_args(
102 ns_tl, &bl33_image_ep_info);
103#else
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500104 next_image_info = &bl33_image_ep_info;
Harrison Mutai32a5dbc2024-07-12 14:23:02 +0000105#endif
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500106 }
107#if ENABLE_RME
108 else if (type == REALM) {
109 next_image_info = &rmm_image_ep_info;
110 }
111#endif
112 else {
113 next_image_info = &bl32_image_ep_info;
114 }
115
Dan Handley9df48042015-03-19 18:58:55 +0000116 /*
117 * None of the images on the ARM development platforms can have 0x0
118 * as the entrypoint
119 */
120 if (next_image_info->pc)
121 return next_image_info;
122 else
123 return NULL;
124}
125
126/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000127 * Perform any BL31 early platform setup common to ARM standard platforms.
Dan Handley9df48042015-03-19 18:58:55 +0000128 * Here is an opportunity to copy parameters passed by the calling EL (S-EL1
John Tsichritzisd653d332018-09-14 10:34:57 +0100129 * in BL2 & EL3 in BL1) before they are lost (potentially). This needs to be
Dan Handley9df48042015-03-19 18:58:55 +0000130 * done before the MMU is initialized so that the memory layout can be used
131 * while creating page tables. BL2 has flushed this information to memory, so
132 * we are guaranteed to pick up good data.
133 ******************************************************************************/
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000134#if TRANSFER_LIST
135void __init arm_bl31_early_platform_setup(u_register_t arg0, u_register_t arg1,
136 u_register_t arg2, u_register_t arg3)
137{
Harrison Mutai403bdbd2024-05-02 12:40:20 +0000138#if RESET_TO_BL31
139 /* Populate entry point information for BL33 */
140 SET_PARAM_HEAD(&bl33_image_ep_info, PARAM_EP, VERSION_1, 0);
141 /*
142 * Tell BL31 where the non-trusted software image
143 * is located and the entry state information
144 */
145 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
146
147 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
148 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
149
Harrison Mutai36d971a2024-08-28 13:27:19 +0000150 bl33_image_ep_info.args.arg0 = PLAT_ARM_TRANSFER_LIST_DTB_OFFSET;
Harrison Mutai32a5dbc2024-07-12 14:23:02 +0000151 bl33_image_ep_info.args.arg1 =
152 TRANSFER_LIST_HANDOFF_X1_VALUE(REGISTER_CONVENTION_VERSION);
Harrison Mutai403bdbd2024-05-02 12:40:20 +0000153 bl33_image_ep_info.args.arg3 = FW_NS_HANDOFF_BASE;
154#else
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000155 struct transfer_list_entry *te = NULL;
156 struct entry_point_info *ep;
157
158 secure_tl = (struct transfer_list_header *)arg3;
159
160 /*
161 * Populate the global entry point structures used to execute subsequent
162 * images.
163 */
164 while ((te = transfer_list_next(secure_tl, te)) != NULL) {
165 ep = transfer_list_entry_data(te);
166
167 if (te->tag_id == TL_TAG_EXEC_EP_INFO64) {
168 switch (GET_SECURITY_STATE(ep->h.attr)) {
169 case NON_SECURE:
170 bl33_image_ep_info = *ep;
171 break;
172#if ENABLE_RME
173 case REALM:
174 rmm_image_ep_info = *ep;
175 break;
176#endif
177 case SECURE:
178 bl32_image_ep_info = *ep;
179 break;
180 default:
181 ERROR("Unrecognized Image Security State %lu\n",
182 GET_SECURITY_STATE(ep->h.attr));
183 panic();
184 }
185 }
186 }
Harrison Mutai403bdbd2024-05-02 12:40:20 +0000187#endif /* RESET_TO_BL31 */
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000188}
189#else
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100190void __init arm_bl31_early_platform_setup(void *from_bl2, uintptr_t soc_fw_config,
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000191 uintptr_t hw_config, void *plat_params_from_bl2)
Dan Handley9df48042015-03-19 18:58:55 +0000192{
193 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100194 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +0000195
196#if RESET_TO_BL31
Juan Castillo7d199412015-12-14 09:35:25 +0000197 /* There are no parameters from BL2 if BL31 is a reset vector */
Dan Handley9df48042015-03-19 18:58:55 +0000198 assert(from_bl2 == NULL);
199 assert(plat_params_from_bl2 == NULL);
200
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100201# ifdef BL32_BASE
Juan Castillo7d199412015-12-14 09:35:25 +0000202 /* Populate entry point information for BL32 */
Dan Handley9df48042015-03-19 18:58:55 +0000203 SET_PARAM_HEAD(&bl32_image_ep_info,
204 PARAM_EP,
205 VERSION_1,
206 0);
207 SET_SECURITY_STATE(bl32_image_ep_info.h.attr, SECURE);
208 bl32_image_ep_info.pc = BL32_BASE;
209 bl32_image_ep_info.spsr = arm_get_spsr_for_bl32_entry();
Manish Pandey18a0c3e2020-07-16 00:38:59 +0100210
211#if defined(SPD_spmd)
212 /* SPM (hafnium in secure world) expects SPM Core manifest base address
213 * in x0, which in !RESET_TO_BL31 case loaded after base of non shared
214 * SRAM(after 4KB offset of SRAM). But in RESET_TO_BL31 case all non
215 * shared SRAM is allocated to BL31, so to avoid overwriting of manifest
216 * keep it in the last page.
217 */
218 bl32_image_ep_info.args.arg0 = ARM_TRUSTED_SRAM_BASE +
219 PLAT_ARM_TRUSTED_SRAM_SIZE - PAGE_SIZE;
220#endif
221
Antonio Nino Diazd9166ac2018-05-11 11:15:10 +0100222# endif /* BL32_BASE */
Dan Handley9df48042015-03-19 18:58:55 +0000223
Juan Castillo7d199412015-12-14 09:35:25 +0000224 /* Populate entry point information for BL33 */
Dan Handley9df48042015-03-19 18:58:55 +0000225 SET_PARAM_HEAD(&bl33_image_ep_info,
226 PARAM_EP,
227 VERSION_1,
228 0);
229 /*
Juan Castillo7d199412015-12-14 09:35:25 +0000230 * Tell BL31 where the non-trusted software image
Dan Handley9df48042015-03-19 18:58:55 +0000231 * is located and the entry state information
232 */
233 bl33_image_ep_info.pc = plat_get_ns_image_entrypoint();
Soby Mathew4876ae32016-05-09 17:20:10 +0100234
Dan Handley9df48042015-03-19 18:58:55 +0000235 bl33_image_ep_info.spsr = arm_get_spsr_for_bl33_entry();
236 SET_SECURITY_STATE(bl33_image_ep_info.h.attr, NON_SECURE);
237
Javier Almansa Sobrino7176a772021-11-24 18:37:37 +0000238#if ENABLE_RME
239 /*
240 * Populate entry point information for RMM.
241 * Only PC needs to be set as other fields are determined by RMMD.
242 */
243 rmm_image_ep_info.pc = RMM_BASE;
244#endif /* ENABLE_RME */
245
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100246#else /* RESET_TO_BL31 */
247
Dan Handley9df48042015-03-19 18:58:55 +0000248 /*
249 * In debug builds, we pass a special value in 'plat_params_from_bl2'
Juan Castillo7d199412015-12-14 09:35:25 +0000250 * to verify platform parameters from BL2 to BL31.
Dan Handley9df48042015-03-19 18:58:55 +0000251 * In release builds, it's not used.
252 */
253 assert(((unsigned long long)plat_params_from_bl2) ==
254 ARM_BL31_PLAT_PARAM_VAL);
255
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100256 /*
257 * Check params passed from BL2 should not be NULL,
258 */
259 bl_params_t *params_from_bl2 = (bl_params_t *)from_bl2;
260 assert(params_from_bl2 != NULL);
261 assert(params_from_bl2->h.type == PARAM_BL_PARAMS);
262 assert(params_from_bl2->h.version >= VERSION_2);
263
264 bl_params_node_t *bl_params = params_from_bl2->head;
265
266 /*
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500267 * Copy BL33, BL32 and RMM (if present), entry point information.
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100268 * They are stored in Secure RAM, in BL2's address space.
269 */
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100270 while (bl_params != NULL) {
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500271 if (bl_params->image_id == BL32_IMAGE_ID) {
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100272 bl32_image_ep_info = *bl_params->ep_info;
Manish V Badarkhed9f45e82023-11-08 09:30:18 +0000273#if SPMC_AT_EL3
Nishant Sharma5389d972023-10-13 11:22:08 +0100274 /*
275 * Populate the BL32 image base, size and max limit in
276 * the entry point information, since there is no
277 * platform function to retrieve them in generic
278 * code. We choose arg2, arg3 and arg4 since the generic
279 * code uses arg1 for stashing the SP manifest size. The
280 * SPMC setup uses these arguments to update SP manifest
281 * with actual SP's base address and it size.
282 */
283 bl32_image_ep_info.args.arg2 =
284 bl_params->image_info->image_base;
285 bl32_image_ep_info.args.arg3 =
286 bl_params->image_info->image_size;
287 bl32_image_ep_info.args.arg4 =
288 bl_params->image_info->image_base +
289 bl_params->image_info->image_max_size;
290#endif
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500291 }
292#if ENABLE_RME
293 else if (bl_params->image_id == RMM_IMAGE_ID) {
294 rmm_image_ep_info = *bl_params->ep_info;
295 }
296#endif
297 else if (bl_params->image_id == BL33_IMAGE_ID) {
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100298 bl33_image_ep_info = *bl_params->ep_info;
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500299 }
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100300
301 bl_params = bl_params->next_params_info;
302 }
303
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100304 if (bl33_image_ep_info.pc == 0U)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100305 panic();
Zelalem Aweke96c0bab2021-07-11 18:39:39 -0500306#if ENABLE_RME
307 if (rmm_image_ep_info.pc == 0U)
308 panic();
309#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100310#endif /* RESET_TO_BL31 */
Andre Przywara0f58c8a2021-02-08 17:40:17 +0000311
312# if ARM_LINUX_KERNEL_AS_BL33
313 /*
314 * According to the file ``Documentation/arm64/booting.txt`` of the
315 * Linux kernel tree, Linux expects the physical address of the device
316 * tree blob (DTB) in x0, while x1-x3 are reserved for future use and
317 * must be 0.
Olivier Deprez735ac782021-10-20 15:17:07 +0200318 * Repurpose the option to load Hafnium hypervisor in the normal world.
319 * It expects its manifest address in x0. This is essentially the linux
320 * dts (passed to the primary VM) by adding 'hypervisor' and chosen
321 * nodes specifying the Hypervisor configuration.
Andre Przywara0f58c8a2021-02-08 17:40:17 +0000322 */
Zelalem Aweke1e8e3fd2021-07-26 21:39:05 -0500323#if RESET_TO_BL31
Andre Przywara0f58c8a2021-02-08 17:40:17 +0000324 bl33_image_ep_info.args.arg0 = (u_register_t)ARM_PRELOADED_DTB_BASE;
Zelalem Aweke1e8e3fd2021-07-26 21:39:05 -0500325#else
326 bl33_image_ep_info.args.arg0 = (u_register_t)hw_config;
327#endif
Andre Przywara0f58c8a2021-02-08 17:40:17 +0000328 bl33_image_ep_info.args.arg1 = 0U;
329 bl33_image_ep_info.args.arg2 = 0U;
330 bl33_image_ep_info.args.arg3 = 0U;
331# endif
Dan Handley9df48042015-03-19 18:58:55 +0000332}
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000333#endif
Dan Handley9df48042015-03-19 18:58:55 +0000334
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000335void bl31_early_platform_setup2(u_register_t arg0, u_register_t arg1,
336 u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +0000337{
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000338#if TRANSFER_LIST
339 arm_bl31_early_platform_setup(arg0, arg1, arg2, arg3);
340#else
Soby Mathew7d5a2e72018-01-10 15:59:31 +0000341 arm_bl31_early_platform_setup((void *)arg0, arg1, arg2, (void *)arg3);
Harrison Mutai91ce7c92023-12-01 15:50:00 +0000342#endif
Dan Handley9df48042015-03-19 18:58:55 +0000343
344 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000345 * Initialize Interconnect for this cluster during cold boot.
Dan Handley9df48042015-03-19 18:58:55 +0000346 * No need for locks as no other CPU is active.
347 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000348 plat_arm_interconnect_init();
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100349
Dan Handley9df48042015-03-19 18:58:55 +0000350 /*
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000351 * Enable Interconnect coherency for the primary CPU's cluster.
Sandrine Bailleuxda797f62015-05-14 14:13:05 +0100352 * Earlier bootloader stages might already do this (e.g. Trusted
353 * Firmware's BL1 does it) but we can't assume so. There is no harm in
354 * executing this code twice anyway.
Dan Handley9df48042015-03-19 18:58:55 +0000355 * Platform specific PSCI code will enable coherency for other
356 * clusters.
357 */
Vikram Kanigirifbb13012016-02-15 11:54:14 +0000358 plat_arm_interconnect_enter_coherency();
Dan Handley9df48042015-03-19 18:58:55 +0000359}
360
361/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000362 * Perform any BL31 platform setup common to ARM standard platforms
Dan Handley9df48042015-03-19 18:58:55 +0000363 ******************************************************************************/
364void arm_bl31_platform_setup(void)
365{
Harrison Mutai32a5dbc2024-07-12 14:23:02 +0000366 struct transfer_list_entry *te __unused;
367
368#if TRANSFER_LIST && !RESET_TO_BL31
369 /* Initialise the non-secure world tl, BL31 may modify the HW_CONFIG so defer
370 * copying it until later.
371 */
372 ns_tl = transfer_list_init((void *)FW_NS_HANDOFF_BASE,
373 PLAT_ARM_FW_HANDOFF_SIZE);
374
375 if (ns_tl == NULL) {
376 ERROR("Non-secure transfer list initialisation failed!");
377 panic();
378 }
379
380#if !RESET_TO_BL2
381 te = transfer_list_find(secure_tl, TL_TAG_FDT);
382 assert(te != NULL);
383
384 fconf_populate("HW_CONFIG", (uintptr_t)transfer_list_entry_data(te));
385#endif /* !(RESET_TO_BL2 && RESET_TO_BL31) */
386#endif /* TRANSFER_LIST */
387
Achin Gupta1fa7eb62015-11-03 14:18:34 +0000388 /* Initialize the GIC driver, cpu and distributor interfaces */
389 plat_arm_gic_driver_init();
Dan Handley9df48042015-03-19 18:58:55 +0000390 plat_arm_gic_init();
Dan Handley9df48042015-03-19 18:58:55 +0000391
392#if RESET_TO_BL31
393 /*
394 * Do initial security configuration to allow DRAM/device access
395 * (if earlier BL has not already done so).
396 */
397 plat_arm_security_setup();
398
Roberto Vargas550eb082018-01-05 16:00:05 +0000399#if defined(PLAT_ARM_MEM_PROT_ADDR)
400 arm_nor_psci_do_dyn_mem_protect();
401#endif /* PLAT_ARM_MEM_PROT_ADDR */
402
Dan Handley9df48042015-03-19 18:58:55 +0000403#endif /* RESET_TO_BL31 */
404
405 /* Enable and initialize the System level generic timer */
406 mmio_write_32(ARM_SYS_CNTCTL_BASE + CNTCR_OFF,
Antonio Nino Diaze0b757d2018-08-24 16:30:29 +0100407 CNTCR_FCREQ(0U) | CNTCR_EN);
Dan Handley9df48042015-03-19 18:58:55 +0000408
409 /* Allow access to the System counter timer module */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100410 arm_configure_sys_timer();
Dan Handley9df48042015-03-19 18:58:55 +0000411
412 /* Initialize power controller before setting up topology */
413 plat_arm_pwrc_setup();
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000414
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100415#if ENABLE_FEAT_RAS && FFH_SUPPORT
Jeenu Viswambharana5b5b8d2018-02-06 12:21:39 +0000416 ras_init();
417#endif
Ambroise Vincent9660dc12019-07-12 13:47:03 +0100418
419#if USE_DEBUGFS
420 debugfs_init();
421#endif /* USE_DEBUGFS */
Dan Handley9df48042015-03-19 18:58:55 +0000422}
423
Soby Mathew2fd66be2015-12-09 11:38:43 +0000424/*******************************************************************************
Juan Castillo7d199412015-12-14 09:35:25 +0000425 * Perform any BL31 platform runtime setup prior to BL31 exit common to ARM
Soby Mathew2fd66be2015-12-09 11:38:43 +0000426 * standard platforms
427 ******************************************************************************/
428void arm_bl31_plat_runtime_setup(void)
429{
Harrison Mutai32a5dbc2024-07-12 14:23:02 +0000430 struct transfer_list_entry *te __unused;
Soby Mathew2fd66be2015-12-09 11:38:43 +0000431 /* Initialize the runtime console */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +0100432 arm_console_runtime_init();
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000433
Harrison Mutai32a5dbc2024-07-12 14:23:02 +0000434#if TRANSFER_LIST && !RESET_TO_BL31
435 te = transfer_list_find(secure_tl, TL_TAG_FDT);
436 assert(te != NULL);
437
438 te = transfer_list_add(ns_tl, TL_TAG_FDT, te->data_size,
439 transfer_list_entry_data(te));
440 assert(te != NULL);
441
442 /*
443 * We assume BL31 has added all TE's required by BL33 at this stage, ensure
444 * that data is visible to all observers by performing a flush operation, so
445 * they can access the updated data even if caching is not enabled.
446 */
447 flush_dcache_range((uintptr_t)ns_tl, ns_tl->size);
448#endif /* TRANSFER_LIST && !(RESET_TO_BL2 || RESET_TO_BL31) */
449
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100450#if RECLAIM_INIT_CODE
451 arm_free_init_memory();
452#endif
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +0000453
454#if PLAT_RO_XLAT_TABLES
455 arm_xlat_make_tables_readonly();
456#endif
Soby Mathew2fd66be2015-12-09 11:38:43 +0000457}
458
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100459#if RECLAIM_INIT_CODE
460/*
David Horstmann8f15ca32020-10-14 15:17:49 +0100461 * Make memory for image boot time code RW to reclaim it as stack for the
462 * secondary cores, or RO where it cannot be reclaimed:
463 *
464 * |-------- INIT SECTION --------|
465 * -----------------------------------------
466 * | CORE 0 | CORE 1 | CORE 2 | EXTRA |
467 * | STACK | STACK | STACK | SPACE |
468 * -----------------------------------------
469 * <-------------------> <------>
470 * MAKE RW AND XN MAKE
471 * FOR STACKS RO AND XN
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100472 */
473void arm_free_init_memory(void)
474{
David Horstmann8f15ca32020-10-14 15:17:49 +0100475 int ret = 0;
476
477 if (BL_STACKS_END < BL_INIT_CODE_END) {
478 /* Reclaim some of the init section as stack if possible. */
479 if (BL_INIT_CODE_BASE < BL_STACKS_END) {
480 ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE,
481 BL_STACKS_END - BL_INIT_CODE_BASE,
482 MT_RW_DATA);
483 }
484 /* Make the rest of the init section read-only. */
485 ret |= xlat_change_mem_attributes(BL_STACKS_END,
486 BL_INIT_CODE_END - BL_STACKS_END,
487 MT_RO_DATA);
488 } else {
489 /* The stacks cover the init section, so reclaim it all. */
490 ret |= xlat_change_mem_attributes(BL_INIT_CODE_BASE,
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100491 BL_INIT_CODE_END - BL_INIT_CODE_BASE,
492 MT_RW_DATA);
David Horstmann8f15ca32020-10-14 15:17:49 +0100493 }
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100494
495 if (ret != 0) {
496 ERROR("Could not reclaim initialization code");
497 panic();
498 }
499}
500#endif
501
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100502void __init bl31_platform_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000503{
504 arm_bl31_platform_setup();
505}
506
Soby Mathew2fd66be2015-12-09 11:38:43 +0000507void bl31_plat_runtime_setup(void)
508{
509 arm_bl31_plat_runtime_setup();
510}
511
Dan Handley9df48042015-03-19 18:58:55 +0000512/*******************************************************************************
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100513 * Perform the very early platform specific architectural setup shared between
514 * ARM standard platforms. This only does basic initialization. Later
515 * architectural setup (bl31_arch_setup()) does not do anything platform
516 * specific.
Dan Handley9df48042015-03-19 18:58:55 +0000517 ******************************************************************************/
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100518void __init arm_bl31_plat_arch_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000519{
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100520 const mmap_region_t bl_regions[] = {
521 MAP_BL31_TOTAL,
Zelalem Awekec43c5632021-07-12 23:41:05 -0500522#if ENABLE_RME
523 ARM_MAP_L0_GPT_REGION,
524#endif
Daniel Boulbyb1b058d2018-09-18 11:52:49 +0100525#if RECLAIM_INIT_CODE
526 MAP_BL_INIT_CODE,
527#endif
Madhukar Pappireddyd7419442020-01-27 15:38:26 -0600528#if SEPARATE_NOBITS_REGION
529 MAP_BL31_NOBITS,
530#endif
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100531 ARM_MAP_BL_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100532#if USE_ROMLIB
533 ARM_MAP_ROMLIB_CODE,
534 ARM_MAP_ROMLIB_DATA,
535#endif
Dan Handley9df48042015-03-19 18:58:55 +0000536#if USE_COHERENT_MEM
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100537 ARM_MAP_BL_COHERENT_RAM,
Dan Handley9df48042015-03-19 18:58:55 +0000538#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100539 {0}
540 };
541
Roberto Vargas344ff022018-10-19 16:44:18 +0100542 setup_page_tables(bl_regions, plat_arm_get_mmap());
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100543
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100544 enable_mmu_el3(0);
Roberto Vargase3adc372018-05-23 09:27:06 +0100545
johpow019d134022021-06-16 17:57:28 -0500546#if ENABLE_RME
547 /*
548 * Initialise Granule Protection library and enable GPC for the primary
549 * processor. The tables have already been initialized by a previous BL
550 * stage, so there is no need to provide any PAS here. This function
551 * sets up pointers to those tables.
552 */
553 if (gpt_runtime_init() < 0) {
554 ERROR("gpt_runtime_init() failed!\n");
555 panic();
556 }
557#endif /* ENABLE_RME */
558
Roberto Vargase3adc372018-05-23 09:27:06 +0100559 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000560}
561
Daniel Boulbyf45a4bb2018-09-18 13:26:03 +0100562void __init bl31_plat_arch_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000563{
564 arm_bl31_plat_arch_setup();
565}