Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 1 | /* |
Manish V Badarkhe | dd6f252 | 2021-02-22 17:30:17 +0000 | [diff] [blame] | 2 | * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 7 | #include <assert.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 8 | #include <string.h> |
| 9 | |
| 10 | #include <platform_def.h> |
| 11 | |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 12 | #include <arch_features.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 13 | #include <arch_helpers.h> |
| 14 | #include <common/bl_common.h> |
| 15 | #include <common/debug.h> |
| 16 | #include <common/desc_image_load.h> |
| 17 | #include <drivers/generic_delay_timer.h> |
Manish V Badarkhe | dd6f252 | 2021-02-22 17:30:17 +0000 | [diff] [blame] | 18 | #include <drivers/partition/partition.h> |
Louis Mayencourt | 81bd916 | 2019-10-17 15:14:25 +0100 | [diff] [blame] | 19 | #include <lib/fconf/fconf.h> |
Manish V Badarkhe | 99a8e14 | 2020-06-11 22:32:11 +0100 | [diff] [blame] | 20 | #include <lib/fconf/fconf_dyn_cfg_getter.h> |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 21 | #if ENABLE_RME |
| 22 | #include <lib/gpt_rme/gpt_rme.h> |
| 23 | #endif /* ENABLE_RME */ |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 24 | #ifdef SPD_opteed |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 25 | #include <lib/optee_utils.h> |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 26 | #endif |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 27 | #include <lib/utils.h> |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 28 | #if ENABLE_RME |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 29 | #include <plat/arm/common/arm_pas_def.h> |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 30 | #endif /* ENABLE_RME */ |
Antonio Nino Diaz | bd7b740 | 2019-01-25 14:30:04 +0000 | [diff] [blame] | 31 | #include <plat/arm/common/plat_arm.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 32 | #include <plat/common/platform.h> |
| 33 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 34 | /* Data structure which holds the extents of the trusted SRAM for BL2 */ |
| 35 | static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE); |
| 36 | |
Manish V Badarkhe | 5e3ef6c | 2020-07-16 05:45:25 +0100 | [diff] [blame] | 37 | /* Base address of fw_config received from BL1 */ |
Jimmy Brisson | d7297c7 | 2020-08-05 14:05:53 -0500 | [diff] [blame] | 38 | static uintptr_t config_base; |
Manish V Badarkhe | 5e3ef6c | 2020-07-16 05:45:25 +0100 | [diff] [blame] | 39 | |
Soby Mathew | c44110d | 2018-02-20 12:50:47 +0000 | [diff] [blame] | 40 | /* |
Manish V Badarkhe | 1da211a | 2020-05-31 10:17:59 +0100 | [diff] [blame] | 41 | * Check that BL2_BASE is above ARM_FW_CONFIG_LIMIT. This reserved page is |
Soby Mathew | af14b46 | 2018-06-01 16:53:38 +0100 | [diff] [blame] | 42 | * for `meminfo_t` data structure and fw_configs passed from BL1. |
Soby Mathew | c44110d | 2018-02-20 12:50:47 +0000 | [diff] [blame] | 43 | */ |
Manish V Badarkhe | 1da211a | 2020-05-31 10:17:59 +0100 | [diff] [blame] | 44 | CASSERT(BL2_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl2_base_overflows); |
Soby Mathew | c44110d | 2018-02-20 12:50:47 +0000 | [diff] [blame] | 45 | |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 46 | /* Weak definitions may be overridden in specific ARM standard platform */ |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 47 | #pragma weak bl2_early_platform_setup2 |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 48 | #pragma weak bl2_platform_setup |
| 49 | #pragma weak bl2_plat_arch_setup |
| 50 | #pragma weak bl2_plat_sec_mem_layout |
| 51 | |
Zelalem Aweke | 65e9263 | 2021-07-12 22:33:55 -0500 | [diff] [blame] | 52 | #if ENABLE_RME |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 53 | #define MAP_BL2_TOTAL MAP_REGION_FLAT( \ |
| 54 | bl2_tzram_layout.total_base, \ |
| 55 | bl2_tzram_layout.total_size, \ |
Zelalem Aweke | 65e9263 | 2021-07-12 22:33:55 -0500 | [diff] [blame] | 56 | MT_MEMORY | MT_RW | MT_ROOT) |
| 57 | #else |
| 58 | #define MAP_BL2_TOTAL MAP_REGION_FLAT( \ |
| 59 | bl2_tzram_layout.total_base, \ |
| 60 | bl2_tzram_layout.total_size, \ |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 61 | MT_MEMORY | MT_RW | MT_SECURE) |
Zelalem Aweke | 65e9263 | 2021-07-12 22:33:55 -0500 | [diff] [blame] | 62 | #endif /* ENABLE_RME */ |
Dimitris Papastamos | 9576baa | 2018-06-08 13:17:26 +0100 | [diff] [blame] | 63 | |
Daniel Boulby | 07d2687 | 2018-06-27 16:45:48 +0100 | [diff] [blame] | 64 | #pragma weak arm_bl2_plat_handle_post_image_load |
Dimitris Papastamos | 9576baa | 2018-06-08 13:17:26 +0100 | [diff] [blame] | 65 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 66 | /******************************************************************************* |
| 67 | * BL1 has passed the extents of the trusted SRAM that should be visible to BL2 |
| 68 | * in x0. This memory layout is sitting at the base of the free trusted SRAM. |
| 69 | * Copy it to a safe location before its reclaimed by later BL2 functionality. |
| 70 | ******************************************************************************/ |
Manish V Badarkhe | 1da211a | 2020-05-31 10:17:59 +0100 | [diff] [blame] | 71 | void arm_bl2_early_platform_setup(uintptr_t fw_config, |
Sandrine Bailleux | b3b6e22 | 2018-07-11 12:44:22 +0200 | [diff] [blame] | 72 | struct meminfo *mem_layout) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 73 | { |
| 74 | /* Initialize the console to provide early debug support */ |
Antonio Nino Diaz | 23ede6a | 2018-06-19 09:29:36 +0100 | [diff] [blame] | 75 | arm_console_boot_init(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 76 | |
| 77 | /* Setup the BL2 memory layout */ |
| 78 | bl2_tzram_layout = *mem_layout; |
| 79 | |
Jimmy Brisson | d7297c7 | 2020-08-05 14:05:53 -0500 | [diff] [blame] | 80 | config_base = fw_config; |
Louis Mayencourt | 81bd916 | 2019-10-17 15:14:25 +0100 | [diff] [blame] | 81 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 82 | /* Initialise the IO layer and register platform IO devices */ |
| 83 | plat_arm_io_setup(); |
Manish V Badarkhe | dd6f252 | 2021-02-22 17:30:17 +0000 | [diff] [blame] | 84 | |
| 85 | /* Load partition table */ |
| 86 | #if ARM_GPT_SUPPORT |
| 87 | partition_init(GPT_IMAGE_ID); |
| 88 | #endif /* ARM_GPT_SUPPORT */ |
| 89 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 90 | } |
| 91 | |
Soby Mathew | 7d5a2e7 | 2018-01-10 15:59:31 +0000 | [diff] [blame] | 92 | void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 93 | { |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 94 | arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1); |
| 95 | |
Soby Mathew | 1ced6b8 | 2017-06-12 12:37:10 +0100 | [diff] [blame] | 96 | generic_delay_timer_init(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 97 | } |
| 98 | |
| 99 | /* |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 100 | * Perform BL2 preload setup. Currently we initialise the dynamic |
| 101 | * configuration here. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 102 | */ |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 103 | void bl2_plat_preload_setup(void) |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 104 | { |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 105 | arm_bl2_dyn_cfg_init(); |
Manish V Badarkhe | dd6f252 | 2021-02-22 17:30:17 +0000 | [diff] [blame] | 106 | |
Manish V Badarkhe | d2f0a7a | 2021-06-25 23:43:33 +0100 | [diff] [blame] | 107 | #if ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT |
| 108 | /* Always use the FIP from bank 0 */ |
| 109 | arm_set_fip_addr(0U); |
| 110 | #endif /* ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT */ |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 111 | } |
Soby Mathew | 96a1c6b | 2018-01-15 14:45:33 +0000 | [diff] [blame] | 112 | |
Soby Mathew | 45e39e2 | 2018-03-26 15:16:46 +0100 | [diff] [blame] | 113 | /* |
| 114 | * Perform ARM standard platform setup. |
| 115 | */ |
| 116 | void arm_bl2_platform_setup(void) |
| 117 | { |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 118 | #if !ENABLE_RME |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 119 | /* Initialize the secure environment */ |
| 120 | plat_arm_security_setup(); |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 121 | #endif |
Roberto Vargas | a1c16b6 | 2017-08-03 09:16:43 +0100 | [diff] [blame] | 122 | |
| 123 | #if defined(PLAT_ARM_MEM_PROT_ADDR) |
Roberto Vargas | 550eb08 | 2018-01-05 16:00:05 +0000 | [diff] [blame] | 124 | arm_nor_psci_do_static_mem_protect(); |
Roberto Vargas | a1c16b6 | 2017-08-03 09:16:43 +0100 | [diff] [blame] | 125 | #endif |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 126 | } |
| 127 | |
| 128 | void bl2_platform_setup(void) |
| 129 | { |
| 130 | arm_bl2_platform_setup(); |
| 131 | } |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 132 | |
| 133 | #if ENABLE_RME |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 134 | |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 135 | static void arm_bl2_plat_gpt_setup(void) |
| 136 | { |
| 137 | /* |
| 138 | * The GPT library might modify the gpt regions structure to optimize |
| 139 | * the layout, so the array cannot be constant. |
| 140 | */ |
| 141 | pas_region_t pas_regions[] = { |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 142 | ARM_PAS_KERNEL, |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 143 | ARM_PAS_SECURE, |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 144 | ARM_PAS_REALM, |
| 145 | ARM_PAS_EL3_DRAM, |
AlexeiFedorov | aa44249 | 2022-11-29 13:32:41 +0000 | [diff] [blame] | 146 | ARM_PAS_GPTS, |
| 147 | ARM_PAS_KERNEL_1 |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 148 | }; |
| 149 | |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 150 | /* Initialize entire protected space to GPT_GPI_ANY. */ |
AlexeiFedorov | aa44249 | 2022-11-29 13:32:41 +0000 | [diff] [blame] | 151 | if (gpt_init_l0_tables(GPCCR_PPS_64GB, ARM_L0_GPT_ADDR_BASE, |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 152 | ARM_L0_GPT_SIZE) < 0) { |
| 153 | ERROR("gpt_init_l0_tables() failed!\n"); |
| 154 | panic(); |
| 155 | } |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 156 | |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 157 | /* Carve out defined PAS ranges. */ |
| 158 | if (gpt_init_pas_l1_tables(GPCCR_PGS_4K, |
| 159 | ARM_L1_GPT_ADDR_BASE, |
| 160 | ARM_L1_GPT_SIZE, |
| 161 | pas_regions, |
| 162 | (unsigned int)(sizeof(pas_regions) / |
| 163 | sizeof(pas_region_t))) < 0) { |
| 164 | ERROR("gpt_init_pas_l1_tables() failed!\n"); |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 165 | panic(); |
| 166 | } |
| 167 | |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 168 | INFO("Enabling Granule Protection Checks\n"); |
| 169 | if (gpt_enable() < 0) { |
| 170 | ERROR("gpt_enable() failed!\n"); |
| 171 | panic(); |
| 172 | } |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 173 | } |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 174 | |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 175 | #endif /* ENABLE_RME */ |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 176 | |
| 177 | /******************************************************************************* |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 178 | * Perform the very early platform specific architectural setup here. |
| 179 | * When RME is enabled the secure environment is initialised before |
| 180 | * initialising and enabling Granule Protection. |
| 181 | * This function initialises the MMU in a quick and dirty way. |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 182 | ******************************************************************************/ |
| 183 | void arm_bl2_plat_arch_setup(void) |
| 184 | { |
Soby Mathew | b985648 | 2018-09-18 11:42:42 +0100 | [diff] [blame] | 185 | #if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG |
| 186 | /* |
| 187 | * Ensure ARM platforms don't use coherent memory in BL2 unless |
| 188 | * cryptocell integration is enabled. |
| 189 | */ |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 190 | assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 191 | #endif |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 192 | |
| 193 | const mmap_region_t bl_regions[] = { |
| 194 | MAP_BL2_TOTAL, |
Daniel Boulby | 4e97abd | 2018-07-16 14:09:15 +0100 | [diff] [blame] | 195 | ARM_MAP_BL_RO, |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 196 | #if USE_ROMLIB |
| 197 | ARM_MAP_ROMLIB_CODE, |
| 198 | ARM_MAP_ROMLIB_DATA, |
| 199 | #endif |
Soby Mathew | b985648 | 2018-09-18 11:42:42 +0100 | [diff] [blame] | 200 | #if ARM_CRYPTOCELL_INTEG |
| 201 | ARM_MAP_BL_COHERENT_RAM, |
| 202 | #endif |
Manish V Badarkhe | 5e3ef6c | 2020-07-16 05:45:25 +0100 | [diff] [blame] | 203 | ARM_MAP_BL_CONFIG_REGION, |
Zelalem Aweke | c43c563 | 2021-07-12 23:41:05 -0500 | [diff] [blame] | 204 | #if ENABLE_RME |
| 205 | ARM_MAP_L0_GPT_REGION, |
| 206 | #endif |
Daniel Boulby | 45a2c9e | 2018-07-06 16:54:44 +0100 | [diff] [blame] | 207 | {0} |
| 208 | }; |
| 209 | |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 210 | #if ENABLE_RME |
| 211 | /* Initialise the secure environment */ |
| 212 | plat_arm_security_setup(); |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 213 | #endif |
Roberto Vargas | 344ff02 | 2018-10-19 16:44:18 +0100 | [diff] [blame] | 214 | setup_page_tables(bl_regions, plat_arm_get_mmap()); |
Yatharth Kochar | a5f77d3 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 215 | |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 216 | #ifdef __aarch64__ |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 217 | #if ENABLE_RME |
| 218 | /* BL2 runs in EL3 when RME enabled. */ |
| 219 | assert(get_armv9_2_feat_rme_support() != 0U); |
| 220 | enable_mmu_el3(0); |
johpow01 | 9d13402 | 2021-06-16 17:57:28 -0500 | [diff] [blame] | 221 | |
| 222 | /* Initialise and enable granule protection after MMU. */ |
| 223 | arm_bl2_plat_gpt_setup(); |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 224 | #else |
Sandrine Bailleux | 4a1267a | 2016-05-18 16:11:47 +0100 | [diff] [blame] | 225 | enable_mmu_el1(0); |
Zelalem Aweke | 5085abd | 2021-07-13 17:19:54 -0500 | [diff] [blame] | 226 | #endif |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 227 | #else |
| 228 | enable_mmu_svc_mon(0); |
Yatharth Kochar | a5f77d3 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 229 | #endif |
Roberto Vargas | e3adc37 | 2018-05-23 09:27:06 +0100 | [diff] [blame] | 230 | |
| 231 | arm_setup_romlib(); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 232 | } |
| 233 | |
| 234 | void bl2_plat_arch_setup(void) |
| 235 | { |
Manish V Badarkhe | 5e3ef6c | 2020-07-16 05:45:25 +0100 | [diff] [blame] | 236 | const struct dyn_cfg_dtb_info_t *tb_fw_config_info; |
| 237 | |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 238 | arm_bl2_plat_arch_setup(); |
Manish V Badarkhe | 5e3ef6c | 2020-07-16 05:45:25 +0100 | [diff] [blame] | 239 | |
| 240 | /* Fill the properties struct with the info from the config dtb */ |
Jimmy Brisson | d7297c7 | 2020-08-05 14:05:53 -0500 | [diff] [blame] | 241 | fconf_populate("FW_CONFIG", config_base); |
Manish V Badarkhe | 5e3ef6c | 2020-07-16 05:45:25 +0100 | [diff] [blame] | 242 | |
| 243 | /* TB_FW_CONFIG was also loaded by BL1 */ |
| 244 | tb_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TB_FW_CONFIG_ID); |
| 245 | assert(tb_fw_config_info != NULL); |
| 246 | |
| 247 | fconf_populate("TB_FW", tb_fw_config_info->config_addr); |
Dan Handley | 9df4804 | 2015-03-19 18:58:55 +0000 | [diff] [blame] | 248 | } |
| 249 | |
Yatharth Kochar | ede39cb | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 250 | int arm_bl2_handle_post_image_load(unsigned int image_id) |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 251 | { |
| 252 | int err = 0; |
| 253 | bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id); |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 254 | #ifdef SPD_opteed |
| 255 | bl_mem_params_node_t *pager_mem_params = NULL; |
| 256 | bl_mem_params_node_t *paged_mem_params = NULL; |
| 257 | #endif |
Zelalem | e8dadb1 | 2020-02-05 14:12:39 -0600 | [diff] [blame] | 258 | assert(bl_mem_params != NULL); |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 259 | |
| 260 | switch (image_id) { |
Julius Werner | 8e0ef0f | 2019-07-09 14:02:43 -0700 | [diff] [blame] | 261 | #ifdef __aarch64__ |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 262 | case BL32_IMAGE_ID: |
Summer Qin | 9db8f2e | 2017-04-24 16:49:28 +0100 | [diff] [blame] | 263 | #ifdef SPD_opteed |
| 264 | pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID); |
| 265 | assert(pager_mem_params); |
| 266 | |
| 267 | paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID); |
| 268 | assert(paged_mem_params); |
| 269 | |
| 270 | err = parse_optee_header(&bl_mem_params->ep_info, |
| 271 | &pager_mem_params->image_info, |
| 272 | &paged_mem_params->image_info); |
| 273 | if (err != 0) { |
| 274 | WARN("OPTEE header parse error.\n"); |
| 275 | } |
| 276 | #endif |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 277 | bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry(); |
| 278 | break; |
Yatharth Kochar | a5f77d3 | 2016-07-04 11:26:14 +0100 | [diff] [blame] | 279 | #endif |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 280 | |
| 281 | case BL33_IMAGE_ID: |
| 282 | /* BL33 expects to receive the primary CPU MPID (through r0) */ |
| 283 | bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr(); |
| 284 | bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry(); |
| 285 | break; |
| 286 | |
| 287 | #ifdef SCP_BL2_BASE |
| 288 | case SCP_BL2_IMAGE_ID: |
| 289 | /* The subsequent handling of SCP_BL2 is platform specific */ |
| 290 | err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info); |
| 291 | if (err) { |
| 292 | WARN("Failure in platform-specific handling of SCP_BL2 image.\n"); |
| 293 | } |
| 294 | break; |
| 295 | #endif |
Jonathan Wright | ff957ed | 2018-03-14 15:24:00 +0000 | [diff] [blame] | 296 | default: |
| 297 | /* Do nothing in default case */ |
| 298 | break; |
Yatharth Kochar | f9a0f16 | 2016-09-13 17:07:57 +0100 | [diff] [blame] | 299 | } |
| 300 | |
| 301 | return err; |
| 302 | } |
| 303 | |
Yatharth Kochar | ede39cb | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 304 | /******************************************************************************* |
| 305 | * This function can be used by the platforms to update/use image |
| 306 | * information for given `image_id`. |
| 307 | ******************************************************************************/ |
Daniel Boulby | 07d2687 | 2018-06-27 16:45:48 +0100 | [diff] [blame] | 308 | int arm_bl2_plat_handle_post_image_load(unsigned int image_id) |
Yatharth Kochar | ede39cb | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 309 | { |
Balint Dobszay | 719ba9c | 2021-03-26 16:23:18 +0100 | [diff] [blame] | 310 | #if defined(SPD_spmd) && BL2_ENABLE_SP_LOAD |
Manish Pandey | 1fa6ecb | 2020-02-25 11:38:19 +0000 | [diff] [blame] | 311 | /* For Secure Partitions we don't need post processing */ |
| 312 | if ((image_id >= (MAX_NUMBER_IDS - MAX_SP_IDS)) && |
| 313 | (image_id < MAX_NUMBER_IDS)) { |
| 314 | return 0; |
| 315 | } |
| 316 | #endif |
Yatharth Kochar | ede39cb | 2016-11-14 12:01:04 +0000 | [diff] [blame] | 317 | return arm_bl2_handle_post_image_load(image_id); |
| 318 | } |
| 319 | |
Daniel Boulby | 07d2687 | 2018-06-27 16:45:48 +0100 | [diff] [blame] | 320 | int bl2_plat_handle_post_image_load(unsigned int image_id) |
| 321 | { |
| 322 | return arm_bl2_plat_handle_post_image_load(image_id); |
| 323 | } |