blob: 758a061b857a817387ec0593cc68d03e9b930c9e [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Manish V Badarkhedd6f2522021-02-22 17:30:17 +00002 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Yatharth Kocharf9a0f162016-09-13 17:07:57 +01007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <string.h>
9
10#include <platform_def.h>
11
12#include <arch_helpers.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
15#include <common/desc_image_load.h>
16#include <drivers/generic_delay_timer.h>
Manish V Badarkhedd6f2522021-02-22 17:30:17 +000017#include <drivers/partition/partition.h>
Louis Mayencourt81bd9162019-10-17 15:14:25 +010018#include <lib/fconf/fconf.h>
Manish V Badarkhe99a8e142020-06-11 22:32:11 +010019#include <lib/fconf/fconf_dyn_cfg_getter.h>
Summer Qin9db8f2e2017-04-24 16:49:28 +010020#ifdef SPD_opteed
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000021#include <lib/optee_utils.h>
Summer Qin9db8f2e2017-04-24 16:49:28 +010022#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023#include <lib/utils.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000024#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000025#include <plat/common/platform.h>
26
Dan Handley9df48042015-03-19 18:58:55 +000027/* Data structure which holds the extents of the trusted SRAM for BL2 */
28static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
29
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +010030/* Base address of fw_config received from BL1 */
Jimmy Brissond7297c72020-08-05 14:05:53 -050031static uintptr_t config_base;
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +010032
Soby Mathewc44110d2018-02-20 12:50:47 +000033/*
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010034 * Check that BL2_BASE is above ARM_FW_CONFIG_LIMIT. This reserved page is
Soby Mathewaf14b462018-06-01 16:53:38 +010035 * for `meminfo_t` data structure and fw_configs passed from BL1.
Soby Mathewc44110d2018-02-20 12:50:47 +000036 */
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010037CASSERT(BL2_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
Soby Mathewc44110d2018-02-20 12:50:47 +000038
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010039/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000040#pragma weak bl2_early_platform_setup2
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010041#pragma weak bl2_platform_setup
42#pragma weak bl2_plat_arch_setup
43#pragma weak bl2_plat_sec_mem_layout
Alexei Fedorovc7176172020-07-13 12:11:05 +010044#if MEASURED_BOOT
45#pragma weak bl2_plat_get_hash
46#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010047
Zelalem Aweke65e92632021-07-12 22:33:55 -050048#if ENABLE_RME
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010049#define MAP_BL2_TOTAL MAP_REGION_FLAT( \
50 bl2_tzram_layout.total_base, \
51 bl2_tzram_layout.total_size, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050052 MT_MEMORY | MT_RW | MT_ROOT)
53#else
54#define MAP_BL2_TOTAL MAP_REGION_FLAT( \
55 bl2_tzram_layout.total_base, \
56 bl2_tzram_layout.total_size, \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010057 MT_MEMORY | MT_RW | MT_SECURE)
Zelalem Aweke65e92632021-07-12 22:33:55 -050058#endif /* ENABLE_RME */
Dimitris Papastamos9576baa2018-06-08 13:17:26 +010059
Daniel Boulby07d26872018-06-27 16:45:48 +010060#pragma weak arm_bl2_plat_handle_post_image_load
Dimitris Papastamos9576baa2018-06-08 13:17:26 +010061
Dan Handley9df48042015-03-19 18:58:55 +000062/*******************************************************************************
63 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
64 * in x0. This memory layout is sitting at the base of the free trusted SRAM.
65 * Copy it to a safe location before its reclaimed by later BL2 functionality.
66 ******************************************************************************/
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010067void arm_bl2_early_platform_setup(uintptr_t fw_config,
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020068 struct meminfo *mem_layout)
Dan Handley9df48042015-03-19 18:58:55 +000069{
70 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010071 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000072
73 /* Setup the BL2 memory layout */
74 bl2_tzram_layout = *mem_layout;
75
Jimmy Brissond7297c72020-08-05 14:05:53 -050076 config_base = fw_config;
Louis Mayencourt81bd9162019-10-17 15:14:25 +010077
Dan Handley9df48042015-03-19 18:58:55 +000078 /* Initialise the IO layer and register platform IO devices */
79 plat_arm_io_setup();
Manish V Badarkhedd6f2522021-02-22 17:30:17 +000080
81 /* Load partition table */
82#if ARM_GPT_SUPPORT
83 partition_init(GPT_IMAGE_ID);
84#endif /* ARM_GPT_SUPPORT */
85
Dan Handley9df48042015-03-19 18:58:55 +000086}
87
Soby Mathew7d5a2e72018-01-10 15:59:31 +000088void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +000089{
Soby Mathew96a1c6b2018-01-15 14:45:33 +000090 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
91
Soby Mathew1ced6b82017-06-12 12:37:10 +010092 generic_delay_timer_init();
Dan Handley9df48042015-03-19 18:58:55 +000093}
94
95/*
Soby Mathew45e39e22018-03-26 15:16:46 +010096 * Perform BL2 preload setup. Currently we initialise the dynamic
97 * configuration here.
Dan Handley9df48042015-03-19 18:58:55 +000098 */
Soby Mathew45e39e22018-03-26 15:16:46 +010099void bl2_plat_preload_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000100{
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000101 arm_bl2_dyn_cfg_init();
Manish V Badarkhedd6f2522021-02-22 17:30:17 +0000102
Manish V Badarkhed2f0a7a2021-06-25 23:43:33 +0100103#if ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT
104 /* Always use the FIP from bank 0 */
105 arm_set_fip_addr(0U);
106#endif /* ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT */
Soby Mathew45e39e22018-03-26 15:16:46 +0100107}
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000108
Soby Mathew45e39e22018-03-26 15:16:46 +0100109/*
110 * Perform ARM standard platform setup.
111 */
112void arm_bl2_platform_setup(void)
113{
Dan Handley9df48042015-03-19 18:58:55 +0000114 /* Initialize the secure environment */
115 plat_arm_security_setup();
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100116
117#if defined(PLAT_ARM_MEM_PROT_ADDR)
Roberto Vargas550eb082018-01-05 16:00:05 +0000118 arm_nor_psci_do_static_mem_protect();
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100119#endif
Dan Handley9df48042015-03-19 18:58:55 +0000120}
121
122void bl2_platform_setup(void)
123{
124 arm_bl2_platform_setup();
125}
126
127/*******************************************************************************
128 * Perform the very early platform specific architectural setup here. At the
129 * moment this is only initializes the mmu in a quick and dirty way.
130 ******************************************************************************/
131void arm_bl2_plat_arch_setup(void)
132{
Soby Mathewb9856482018-09-18 11:42:42 +0100133#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
134 /*
135 * Ensure ARM platforms don't use coherent memory in BL2 unless
136 * cryptocell integration is enabled.
137 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100138 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handley9df48042015-03-19 18:58:55 +0000139#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100140
141 const mmap_region_t bl_regions[] = {
142 MAP_BL2_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100143 ARM_MAP_BL_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100144#if USE_ROMLIB
145 ARM_MAP_ROMLIB_CODE,
146 ARM_MAP_ROMLIB_DATA,
147#endif
Soby Mathewb9856482018-09-18 11:42:42 +0100148#if ARM_CRYPTOCELL_INTEG
149 ARM_MAP_BL_COHERENT_RAM,
150#endif
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100151 ARM_MAP_BL_CONFIG_REGION,
Zelalem Awekec43c5632021-07-12 23:41:05 -0500152#if ENABLE_RME
153 ARM_MAP_L0_GPT_REGION,
154#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100155 {0}
156 };
157
Roberto Vargas344ff022018-10-19 16:44:18 +0100158 setup_page_tables(bl_regions, plat_arm_get_mmap());
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100159
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700160#ifdef __aarch64__
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100161 enable_mmu_el1(0);
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700162#else
163 enable_mmu_svc_mon(0);
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100164#endif
Roberto Vargase3adc372018-05-23 09:27:06 +0100165
166 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000167}
168
169void bl2_plat_arch_setup(void)
170{
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100171 const struct dyn_cfg_dtb_info_t *tb_fw_config_info;
172
Dan Handley9df48042015-03-19 18:58:55 +0000173 arm_bl2_plat_arch_setup();
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100174
175 /* Fill the properties struct with the info from the config dtb */
Jimmy Brissond7297c72020-08-05 14:05:53 -0500176 fconf_populate("FW_CONFIG", config_base);
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100177
178 /* TB_FW_CONFIG was also loaded by BL1 */
179 tb_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TB_FW_CONFIG_ID);
180 assert(tb_fw_config_info != NULL);
181
182 fconf_populate("TB_FW", tb_fw_config_info->config_addr);
Dan Handley9df48042015-03-19 18:58:55 +0000183}
184
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000185int arm_bl2_handle_post_image_load(unsigned int image_id)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100186{
187 int err = 0;
188 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
Summer Qin9db8f2e2017-04-24 16:49:28 +0100189#ifdef SPD_opteed
190 bl_mem_params_node_t *pager_mem_params = NULL;
191 bl_mem_params_node_t *paged_mem_params = NULL;
192#endif
Zelaleme8dadb12020-02-05 14:12:39 -0600193 assert(bl_mem_params != NULL);
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100194
195 switch (image_id) {
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700196#ifdef __aarch64__
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100197 case BL32_IMAGE_ID:
Summer Qin9db8f2e2017-04-24 16:49:28 +0100198#ifdef SPD_opteed
199 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
200 assert(pager_mem_params);
201
202 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
203 assert(paged_mem_params);
204
205 err = parse_optee_header(&bl_mem_params->ep_info,
206 &pager_mem_params->image_info,
207 &paged_mem_params->image_info);
208 if (err != 0) {
209 WARN("OPTEE header parse error.\n");
210 }
211#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100212 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
213 break;
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100214#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100215
216 case BL33_IMAGE_ID:
217 /* BL33 expects to receive the primary CPU MPID (through r0) */
218 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
219 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
220 break;
221
222#ifdef SCP_BL2_BASE
223 case SCP_BL2_IMAGE_ID:
224 /* The subsequent handling of SCP_BL2 is platform specific */
225 err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
226 if (err) {
227 WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
228 }
229 break;
230#endif
Jonathan Wrightff957ed2018-03-14 15:24:00 +0000231 default:
232 /* Do nothing in default case */
233 break;
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100234 }
235
236 return err;
237}
238
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000239/*******************************************************************************
240 * This function can be used by the platforms to update/use image
241 * information for given `image_id`.
242 ******************************************************************************/
Daniel Boulby07d26872018-06-27 16:45:48 +0100243int arm_bl2_plat_handle_post_image_load(unsigned int image_id)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000244{
Balint Dobszay719ba9c2021-03-26 16:23:18 +0100245#if defined(SPD_spmd) && BL2_ENABLE_SP_LOAD
Manish Pandey1fa6ecb2020-02-25 11:38:19 +0000246 /* For Secure Partitions we don't need post processing */
247 if ((image_id >= (MAX_NUMBER_IDS - MAX_SP_IDS)) &&
248 (image_id < MAX_NUMBER_IDS)) {
249 return 0;
250 }
251#endif
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000252 return arm_bl2_handle_post_image_load(image_id);
253}
254
Daniel Boulby07d26872018-06-27 16:45:48 +0100255int bl2_plat_handle_post_image_load(unsigned int image_id)
256{
257 return arm_bl2_plat_handle_post_image_load(image_id);
258}
Alexei Fedorovc7176172020-07-13 12:11:05 +0100259
260#if MEASURED_BOOT
261/* Read TCG_DIGEST_SIZE bytes of BL2 hash data */
262void bl2_plat_get_hash(void *data)
263{
264 arm_bl2_get_hash(data);
265}
266#endif