blob: 5b9e06de235f8ddff328c2688f33299885f873e2 [file] [log] [blame]
Vikram Kanigiric47e0112015-02-17 11:50:28 +00001/*
Varun Wadekar1384a162017-06-05 14:54:46 -07002 * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved.
Vikram Kanigiric47e0112015-02-17 11:50:28 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Vikram Kanigiric47e0112015-02-17 11:50:28 +00005 */
6
7#ifndef __CORTEX_A72_H__
8#define __CORTEX_A72_H__
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +01009#include <utils_def.h>
Vikram Kanigiric47e0112015-02-17 11:50:28 +000010
11/* Cortex-A72 midr for revision 0 */
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010012#define CORTEX_A72_MIDR 0x410FD080
Vikram Kanigiric47e0112015-02-17 11:50:28 +000013
14/*******************************************************************************
15 * CPU Extended Control register specific definitions.
16 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010017#define CORTEX_A72_ECTLR_EL1 S3_1_C15_C2_1
Vikram Kanigiric47e0112015-02-17 11:50:28 +000018
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010019#define CORTEX_A72_ECTLR_SMP_BIT (ULL(1) << 6)
20#define CORTEX_A72_ECTLR_DIS_TWD_ACC_PFTCH_BIT (ULL(1) << 38)
21#define CORTEX_A72_ECTLR_L2_IPFTCH_DIST_MASK (ULL(0x3) << 35)
22#define CORTEX_A72_ECTLR_L2_DPFTCH_DIST_MASK (ULL(0x3) << 32)
Vikram Kanigiric47e0112015-02-17 11:50:28 +000023
24/*******************************************************************************
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053025 * CPU Memory Error Syndrome register specific definitions.
26 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010027#define CORTEX_A72_MERRSR_EL1 S3_1_C15_C2_2
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053028
29/*******************************************************************************
Vikram Kanigiric47e0112015-02-17 11:50:28 +000030 * CPU Auxiliary Control register specific definitions.
31 ******************************************************************************/
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010032#define CORTEX_A72_CPUACTLR_EL1 S3_1_C15_C2_0
Vikram Kanigiric47e0112015-02-17 11:50:28 +000033
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010034#define CORTEX_A72_CPUACTLR_EL1_DISABLE_L1_DCACHE_HW_PFTCH (ULL(1) << 56)
Dimitris Papastamose6625ec2018-04-05 14:38:26 +010035#define CORTEX_A72_CPUACTLR_EL1_DIS_LOAD_PASS_STORE (ULL(1) << 55)
Eleanor Bonnici41b61be2017-08-09 16:42:40 +010036#define CORTEX_A72_CPUACTLR_EL1_NO_ALLOC_WBWA (ULL(1) << 49)
37#define CORTEX_A72_CPUACTLR_EL1_DCC_AS_DCCI (ULL(1) << 44)
Eleanor Bonnicic3b4ca12017-08-02 18:33:41 +010038#define CORTEX_A72_CPUACTLR_EL1_DIS_INSTR_PREFETCH (ULL(1) << 32)
Vikram Kanigiric47e0112015-02-17 11:50:28 +000039
40/*******************************************************************************
Konstantin Porotchkin9eb5cf42018-07-05 11:28:02 +030041 * L2 Auxiliary Control register specific definitions.
42 ******************************************************************************/
43#define CORTEX_A72_L2ACTLR_EL1 S3_1_C15_C0_0
44
45#define CORTEX_A72_L2ACTLR_ENABLE_UNIQUE_CLEAN (ULL(1) << 14)
46
47/*******************************************************************************
Vikram Kanigiric47e0112015-02-17 11:50:28 +000048 * L2 Control register specific definitions.
49 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010050#define CORTEX_A72_L2CTLR_EL1 S3_1_C11_C0_2
Vikram Kanigiric47e0112015-02-17 11:50:28 +000051
Varun Wadekar1384a162017-06-05 14:54:46 -070052#define CORTEX_A72_L2CTLR_DATA_RAM_LATENCY_SHIFT 0
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010053#define CORTEX_A72_L2CTLR_TAG_RAM_LATENCY_SHIFT 6
Vikram Kanigiric47e0112015-02-17 11:50:28 +000054
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010055#define CORTEX_A72_L2_DATA_RAM_LATENCY_3_CYCLES 0x2
56#define CORTEX_A72_L2_TAG_RAM_LATENCY_2_CYCLES 0x1
57#define CORTEX_A72_L2_TAG_RAM_LATENCY_3_CYCLES 0x2
Vikram Kanigiric47e0112015-02-17 11:50:28 +000058
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053059/*******************************************************************************
60 * L2 Memory Error Syndrome register specific definitions.
61 ******************************************************************************/
Eleanor Bonnicib83e42b2017-08-09 10:36:08 +010062#define CORTEX_A72_L2MERRSR_EL1 S3_1_C15_C2_3
Naga Sureshkumar Relli6a72a912016-07-01 12:52:41 +053063
Vikram Kanigiric47e0112015-02-17 11:50:28 +000064#endif /* __CORTEX_A72_H__ */