blob: ab374a4e052d1fce952cf23309c6774a18abc0b0 [file] [log] [blame]
Varun Wadekar921b9062015-08-25 17:03:14 +05301/*
Varun Wadekar84a775e2019-01-03 10:12:55 -08002 * Copyright (c) 2015-2019, ARM Limited and Contributors. All rights reserved.
Varun Wadekar7cf57d72018-05-17 09:36:38 -07003 * Copyright (c) 2020, NVIDIA Corporation. All rights reserved.
Varun Wadekar921b9062015-08-25 17:03:14 +05304 *
dp-armfa3cf0b2017-05-03 09:38:09 +01005 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekar921b9062015-08-25 17:03:14 +05306 */
7
Varun Wadekarcad7b082015-12-28 18:12:59 -08008#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <arch_helpers.h>
11#include <bl31/bl31.h>
12#include <bl31/interrupt_mgmt.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
Varun Wadekar0ed62702018-06-20 14:30:59 -070015#include <common/ep_info.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000016#include <common/interrupt_props.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080017#include <context.h>
Varun Wadekar4debe052016-05-18 13:39:16 -070018#include <cortex_a57.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080019#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000020#include <drivers/arm/gic_common.h>
21#include <drivers/arm/gicv2.h>
22#include <drivers/console.h>
23#include <lib/el3_runtime/context_mgmt.h>
Varun Wadekar0ed62702018-06-20 14:30:59 -070024#include <lib/utils.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000025#include <lib/xlat_tables/xlat_tables_v2.h>
26#include <plat/common/platform.h>
27
Varun Wadekar47ddd002016-03-28 16:00:02 -070028#include <mce.h>
Varun Wadekara1251802019-08-22 11:52:36 -070029#include <memctrl.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053030#include <tegra_def.h>
Varun Wadekar5887c102016-07-19 11:29:40 -070031#include <tegra_platform.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080032#include <tegra_private.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053033
Varun Wadekar0ed62702018-06-20 14:30:59 -070034extern void memcpy16(void *dest, const void *src, unsigned int length);
35
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080036/*******************************************************************************
Varun Wadekar43dad672017-01-31 14:53:37 -080037 * Tegra186 CPU numbers in cluster #0
38 *******************************************************************************
39 */
Anthony Zhou25d127f2017-03-21 15:58:50 +080040#define TEGRA186_CLUSTER0_CORE2 2U
41#define TEGRA186_CLUSTER0_CORE3 3U
Varun Wadekar43dad672017-01-31 14:53:37 -080042
43/*******************************************************************************
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080044 * The Tegra power domain tree has a single system level power domain i.e. a
45 * single root node. The first entry in the power domain descriptor specifies
46 * the number of power domains at the highest power level.
47 *******************************************************************************
48 */
Anthony Zhou0895a8f2017-09-22 16:52:02 +080049static const uint8_t tegra_power_domain_tree_desc[] = {
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080050 /* No of root nodes */
51 1,
52 /* No of clusters */
53 PLATFORM_CLUSTER_COUNT,
54 /* No of CPU cores - cluster0 */
55 PLATFORM_MAX_CPUS_PER_CLUSTER,
56 /* No of CPU cores - cluster1 */
57 PLATFORM_MAX_CPUS_PER_CLUSTER
58};
59
Varun Wadekare34bc3d2017-04-28 08:43:33 -070060/*******************************************************************************
61 * This function returns the Tegra default topology tree information.
62 ******************************************************************************/
Anthony Zhou25d127f2017-03-21 15:58:50 +080063const uint8_t *plat_get_power_domain_tree_desc(void)
Varun Wadekare34bc3d2017-04-28 08:43:33 -070064{
65 return tegra_power_domain_tree_desc;
66}
67
Varun Wadekar921b9062015-08-25 17:03:14 +053068/*
69 * Table of regions to map using the MMU.
70 */
71static const mmap_region_t tegra_mmap[] = {
Anthony Zhou25d127f2017-03-21 15:58:50 +080072 MAP_REGION_FLAT(TEGRA_MISC_BASE, 0x10000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053073 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080074 MAP_REGION_FLAT(TEGRA_TSA_BASE, 0x20000U, /* 128KB */
Varun Wadekara0f26972016-03-11 17:18:51 -080075 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080076 MAP_REGION_FLAT(TEGRA_MC_STREAMID_BASE, 0x10000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053077 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080078 MAP_REGION_FLAT(TEGRA_MC_BASE, 0x10000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053079 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080080 MAP_REGION_FLAT(TEGRA_UARTA_BASE, 0x20000U, /* 128KB - UART A, B*/
Varun Wadekar9db0ad12016-07-12 10:04:28 -070081 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080082 MAP_REGION_FLAT(TEGRA_UARTC_BASE, 0x20000U, /* 128KB - UART C, G */
Varun Wadekar9db0ad12016-07-12 10:04:28 -070083 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080084 MAP_REGION_FLAT(TEGRA_UARTD_BASE, 0x30000U, /* 192KB - UART D, E, F */
Varun Wadekar921b9062015-08-25 17:03:14 +053085 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080086 MAP_REGION_FLAT(TEGRA_FUSE_BASE, 0x10000U, /* 64KB */
Varun Wadekar4debe052016-05-18 13:39:16 -070087 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080088 MAP_REGION_FLAT(TEGRA_GICD_BASE, 0x20000U, /* 128KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053089 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080090 MAP_REGION_FLAT(TEGRA_SE0_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -080091 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080092 MAP_REGION_FLAT(TEGRA_PKA1_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -080093 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080094 MAP_REGION_FLAT(TEGRA_RNG1_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -080095 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080096 MAP_REGION_FLAT(TEGRA_CAR_RESET_BASE, 0x10000U, /* 64KB */
Varun Wadekare60f1bf2016-02-17 10:10:50 -080097 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080098 MAP_REGION_FLAT(TEGRA_PMC_BASE, 0x40000U, /* 256KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053099 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar922550a2018-01-23 14:38:51 -0800100 MAP_REGION_FLAT(TEGRA_TMRUS_BASE, 0x1000U, /* 4KB */
101 MT_DEVICE | MT_RO | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +0800102 MAP_REGION_FLAT(TEGRA_SCRATCH_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -0800103 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +0800104 MAP_REGION_FLAT(TEGRA_MMCRAB_BASE, 0x60000U, /* 384KB */
Varun Wadekar921b9062015-08-25 17:03:14 +0530105 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +0800106 MAP_REGION_FLAT(TEGRA_ARM_ACTMON_CTR_BASE, 0x20000U, /* 128KB - ARM/Denver */
Varun Wadekard64db962016-09-23 14:28:16 -0700107 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +0800108 MAP_REGION_FLAT(TEGRA_SMMU0_BASE, 0x1000000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +0530109 MT_DEVICE | MT_RW | MT_SECURE),
Jeetesh Burman29e03be2018-05-31 14:15:30 +0530110 MAP_REGION_FLAT(TEGRA_HSP_DBELL_BASE, 0x10000U, /* 64KB */
111 MT_DEVICE | MT_RW | MT_SECURE),
112 MAP_REGION_FLAT(TEGRA_BPMP_IPC_TX_PHYS_BASE, TEGRA_BPMP_IPC_CH_MAP_SIZE, /* 4KB */
113 MT_DEVICE | MT_RW | MT_SECURE),
114 MAP_REGION_FLAT(TEGRA_BPMP_IPC_RX_PHYS_BASE, TEGRA_BPMP_IPC_CH_MAP_SIZE, /* 4KB */
115 MT_DEVICE | MT_RW | MT_SECURE),
Varun Wadekar921b9062015-08-25 17:03:14 +0530116 {0}
117};
118
119/*******************************************************************************
120 * Set up the pagetables as per the platform memory map & initialize the MMU
121 ******************************************************************************/
122const mmap_region_t *plat_get_mmio_map(void)
123{
124 /* MMIO space */
125 return tegra_mmap;
126}
127
128/*******************************************************************************
129 * Handler to get the System Counter Frequency
130 ******************************************************************************/
Anthony Zhou25d127f2017-03-21 15:58:50 +0800131uint32_t plat_get_syscnt_freq2(void)
Varun Wadekar921b9062015-08-25 17:03:14 +0530132{
Varun Wadekar20c94292016-01-04 10:57:45 -0800133 return 31250000;
Varun Wadekar921b9062015-08-25 17:03:14 +0530134}
135
136/*******************************************************************************
137 * Maximum supported UART controllers
138 ******************************************************************************/
139#define TEGRA186_MAX_UART_PORTS 7
140
141/*******************************************************************************
142 * This variable holds the UART port base addresses
143 ******************************************************************************/
144static uint32_t tegra186_uart_addresses[TEGRA186_MAX_UART_PORTS + 1] = {
145 0, /* undefined - treated as an error case */
146 TEGRA_UARTA_BASE,
147 TEGRA_UARTB_BASE,
148 TEGRA_UARTC_BASE,
149 TEGRA_UARTD_BASE,
150 TEGRA_UARTE_BASE,
151 TEGRA_UARTF_BASE,
152 TEGRA_UARTG_BASE,
153};
154
155/*******************************************************************************
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700156 * Enable console corresponding to the console ID
Varun Wadekar921b9062015-08-25 17:03:14 +0530157 ******************************************************************************/
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700158void plat_enable_console(int32_t id)
Varun Wadekar921b9062015-08-25 17:03:14 +0530159{
Andre Przywara98b5a112020-01-25 00:58:35 +0000160 static console_t uart_console;
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700161 uint32_t console_clock;
Varun Wadekar921b9062015-08-25 17:03:14 +0530162
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700163 if ((id > 0) && (id < TEGRA186_MAX_UART_PORTS)) {
164 /*
165 * Reference clock used by the FPGAs is a lot slower.
166 */
167 if (tegra_platform_is_fpga()) {
168 console_clock = TEGRA_BOOT_UART_CLK_13_MHZ;
169 } else {
170 console_clock = TEGRA_BOOT_UART_CLK_408_MHZ;
171 }
Anthony Zhou25d127f2017-03-21 15:58:50 +0800172
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700173 (void)console_16550_register(tegra186_uart_addresses[id],
174 console_clock,
175 TEGRA_CONSOLE_BAUDRATE,
176 &uart_console);
Andre Przywara98b5a112020-01-25 00:58:35 +0000177 console_set_scope(&uart_console, CONSOLE_FLAG_BOOT |
Varun Wadekar9d15f7e2019-08-21 14:01:31 -0700178 CONSOLE_FLAG_RUNTIME | CONSOLE_FLAG_CRASH);
179 }
Varun Wadekar921b9062015-08-25 17:03:14 +0530180}
Varun Wadekarcad7b082015-12-28 18:12:59 -0800181
Varun Wadekar4debe052016-05-18 13:39:16 -0700182/*******************************************************************************
183 * Handler for early platform setup
184 ******************************************************************************/
185void plat_early_platform_setup(void)
186{
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800187 uint64_t impl, val;
188 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params();
Varun Wadekara1251802019-08-22 11:52:36 -0700189 const struct tegra_bl31_params *arg_from_bl2 = plat_get_bl31_params();
Varun Wadekar4debe052016-05-18 13:39:16 -0700190
kalyanic0a2cc612019-09-13 14:49:39 -0700191 /* Verify chip id is t186 */
192 assert(tegra_chipid_is_t186());
193
Varun Wadekar4debe052016-05-18 13:39:16 -0700194 /* sanity check MCE firmware compatibility */
195 mce_verify_firmware_version();
196
Varun Wadekara1251802019-08-22 11:52:36 -0700197 /*
198 * Do initial security configuration to allow DRAM/device access.
199 */
200 tegra_memctrl_tzdram_setup(plat_params->tzdram_base,
201 (uint32_t)plat_params->tzdram_size);
202
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800203 impl = (read_midr() >> MIDR_IMPL_SHIFT) & (uint64_t)MIDR_IMPL_MASK;
204
Varun Wadekar4debe052016-05-18 13:39:16 -0700205 /*
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800206 * Enable ECC and Parity Protection for Cortex-A57 CPUs (Tegra186
207 * A02p and beyond).
Varun Wadekar4debe052016-05-18 13:39:16 -0700208 */
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800209 if ((plat_params->l2_ecc_parity_prot_dis != 1) &&
210 (impl != (uint64_t)DENVER_IMPL)) {
Varun Wadekar4debe052016-05-18 13:39:16 -0700211
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800212 val = read_l2ctlr_el1();
Anthony Zhou25d127f2017-03-21 15:58:50 +0800213 val |= CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800214 write_l2ctlr_el1(val);
Varun Wadekar4debe052016-05-18 13:39:16 -0700215 }
Varun Wadekara1251802019-08-22 11:52:36 -0700216
217 /*
218 * The previous bootloader might not have placed the BL32 image
219 * inside the TZDRAM. Platform handler to allow relocation of BL32
220 * image to TZDRAM memory. This behavior might change per platform.
221 */
222 plat_relocate_bl32_image(arg_from_bl2->bl32_image_info);
Varun Wadekar4debe052016-05-18 13:39:16 -0700223}
224
Varun Wadekar7cf57d72018-05-17 09:36:38 -0700225/*******************************************************************************
226 * Handler for late platform setup
227 ******************************************************************************/
228void plat_late_platform_setup(void)
229{
230 ; /* do nothing */
231}
232
Varun Wadekarcad7b082015-12-28 18:12:59 -0800233/* Secure IRQs for Tegra186 */
Varun Wadekar9f4a7d32018-10-19 11:42:28 -0700234static const interrupt_prop_t tegra186_interrupt_props[] = {
Varun Wadekarbef02f02020-04-17 19:09:21 -0700235 INTR_PROP_DESC(TEGRA_SDEI_SGI_PRIVATE, PLAT_SDEI_CRITICAL_PRI,
236 GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
Varun Wadekar10c32cb2020-03-31 18:42:59 -0700237 INTR_PROP_DESC(TEGRA186_TOP_WDT_IRQ, PLAT_TEGRA_WDT_PRIO,
Varun Wadekar9f4a7d32018-10-19 11:42:28 -0700238 GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
Varun Wadekar10c32cb2020-03-31 18:42:59 -0700239 INTR_PROP_DESC(TEGRA186_AON_WDT_IRQ, PLAT_TEGRA_WDT_PRIO,
Varun Wadekar9f4a7d32018-10-19 11:42:28 -0700240 GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE)
Varun Wadekarcad7b082015-12-28 18:12:59 -0800241};
242
243/*******************************************************************************
244 * Initialize the GIC and SGIs
245 ******************************************************************************/
246void plat_gic_setup(void)
247{
Varun Wadekar9f4a7d32018-10-19 11:42:28 -0700248 tegra_gic_setup(tegra186_interrupt_props, ARRAY_SIZE(tegra186_interrupt_props));
Varun Wadekar84a775e2019-01-03 10:12:55 -0800249 tegra_gic_init();
Varun Wadekarcad7b082015-12-28 18:12:59 -0800250
251 /*
252 * Initialize the FIQ handler only if the platform supports any
253 * FIQ interrupt sources.
254 */
Varun Wadekar84a775e2019-01-03 10:12:55 -0800255 tegra_fiq_handler_setup();
Varun Wadekarcad7b082015-12-28 18:12:59 -0800256}
Varun Wadekar94701ff2016-05-23 11:47:34 -0700257
258/*******************************************************************************
259 * Return pointer to the BL31 params from previous bootloader
260 ******************************************************************************/
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100261struct tegra_bl31_params *plat_get_bl31_params(void)
Varun Wadekar94701ff2016-05-23 11:47:34 -0700262{
263 uint32_t val;
264
Steven Kao186485e2017-10-23 18:22:09 +0800265 val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PARAMS_ADDR);
Varun Wadekar94701ff2016-05-23 11:47:34 -0700266
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100267 return (struct tegra_bl31_params *)(uintptr_t)val;
Varun Wadekar94701ff2016-05-23 11:47:34 -0700268}
269
270/*******************************************************************************
271 * Return pointer to the BL31 platform params from previous bootloader
272 ******************************************************************************/
273plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
274{
275 uint32_t val;
276
Steven Kao186485e2017-10-23 18:22:09 +0800277 val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PLAT_PARAMS_ADDR);
Varun Wadekar94701ff2016-05-23 11:47:34 -0700278
279 return (plat_params_from_bl2_t *)(uintptr_t)val;
280}
Varun Wadekar43dad672017-01-31 14:53:37 -0800281
282/*******************************************************************************
283 * This function implements a part of the critical interface between the psci
284 * generic layer and the platform that allows the former to query the platform
285 * to convert an MPIDR to a unique linear index. An error code (-1) is returned
286 * in case the MPIDR is invalid.
287 ******************************************************************************/
Anthony Zhou25d127f2017-03-21 15:58:50 +0800288int32_t plat_core_pos_by_mpidr(u_register_t mpidr)
Varun Wadekar43dad672017-01-31 14:53:37 -0800289{
Anthony Zhou25d127f2017-03-21 15:58:50 +0800290 u_register_t cluster_id, cpu_id, pos;
291 int32_t ret;
Varun Wadekar43dad672017-01-31 14:53:37 -0800292
Anthony Zhou25d127f2017-03-21 15:58:50 +0800293 cluster_id = (mpidr >> (u_register_t)MPIDR_AFF1_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK;
294 cpu_id = (mpidr >> (u_register_t)MPIDR_AFF0_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK;
Varun Wadekar43dad672017-01-31 14:53:37 -0800295
296 /*
297 * Validate cluster_id by checking whether it represents
298 * one of the two clusters present on the platform.
Varun Wadekar43dad672017-01-31 14:53:37 -0800299 * Validate cpu_id by checking whether it represents a CPU in
300 * one of the two clusters present on the platform.
301 */
Anthony Zhou25d127f2017-03-21 15:58:50 +0800302 if ((cluster_id >= (u_register_t)PLATFORM_CLUSTER_COUNT) ||
303 (cpu_id >= (u_register_t)PLATFORM_MAX_CPUS_PER_CLUSTER)) {
304 ret = PSCI_E_NOT_PRESENT;
305 } else {
306 /* calculate the core position */
307 pos = cpu_id + (cluster_id << 2U);
Varun Wadekar43dad672017-01-31 14:53:37 -0800308
Anthony Zhou25d127f2017-03-21 15:58:50 +0800309 /* check for non-existent CPUs */
310 if ((pos == TEGRA186_CLUSTER0_CORE2) || (pos == TEGRA186_CLUSTER0_CORE3)) {
311 ret = PSCI_E_NOT_PRESENT;
312 } else {
313 ret = (int32_t)pos;
314 }
315 }
Varun Wadekar43dad672017-01-31 14:53:37 -0800316
Anthony Zhou25d127f2017-03-21 15:58:50 +0800317 return ret;
Varun Wadekar43dad672017-01-31 14:53:37 -0800318}
Varun Wadekar0ed62702018-06-20 14:30:59 -0700319
Varun Wadekar8d7a02b2018-06-26 16:07:50 -0700320/*******************************************************************************
321 * Handler to relocate BL32 image to TZDRAM
322 ******************************************************************************/
Varun Wadekar0ed62702018-06-20 14:30:59 -0700323void plat_relocate_bl32_image(const image_info_t *bl32_img_info)
324{
325 const plat_params_from_bl2_t *plat_bl31_params = plat_get_bl31_plat_params();
326 const entry_point_info_t *bl32_ep_info = bl31_plat_get_next_image_ep_info(SECURE);
327 uint64_t tzdram_start, tzdram_end, bl32_start, bl32_end;
328
Varun Wadekar8d7a02b2018-06-26 16:07:50 -0700329 if ((bl32_img_info != NULL) && (bl32_ep_info != NULL)) {
Varun Wadekar0ed62702018-06-20 14:30:59 -0700330
331 /* Relocate BL32 if it resides outside of the TZDRAM */
332 tzdram_start = plat_bl31_params->tzdram_base;
333 tzdram_end = plat_bl31_params->tzdram_base +
334 plat_bl31_params->tzdram_size;
335 bl32_start = bl32_img_info->image_base;
336 bl32_end = bl32_img_info->image_base + bl32_img_info->image_size;
337
338 assert(tzdram_end > tzdram_start);
339 assert(bl32_end > bl32_start);
340 assert(bl32_ep_info->pc > tzdram_start);
341 assert(bl32_ep_info->pc < tzdram_end);
342
343 /* relocate BL32 */
344 if ((bl32_start >= tzdram_end) || (bl32_end <= tzdram_start)) {
345
346 INFO("Relocate BL32 to TZDRAM\n");
347
348 (void)memcpy16((void *)(uintptr_t)bl32_ep_info->pc,
349 (void *)(uintptr_t)bl32_start,
350 bl32_img_info->image_size);
351
352 /* clean up non-secure intermediate buffer */
353 zeromem((void *)(uintptr_t)bl32_start,
354 bl32_img_info->image_size);
355 }
356 }
357}
Varun Wadekar8d7a02b2018-06-26 16:07:50 -0700358
359/*******************************************************************************
360 * Handler to indicate support for System Suspend
361 ******************************************************************************/
362bool plat_supports_system_suspend(void)
363{
364 return true;
365}