blob: fd109e563a4517989259f21a5abe69a2972057f0 [file] [log] [blame]
Varun Wadekar921b9062015-08-25 17:03:14 +05301/*
Varun Wadekar9f4a7d32018-10-19 11:42:28 -07002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Varun Wadekar921b9062015-08-25 17:03:14 +05303 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Varun Wadekar921b9062015-08-25 17:03:14 +05305 */
6
Varun Wadekarcad7b082015-12-28 18:12:59 -08007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008
9#include <arch_helpers.h>
10#include <bl31/bl31.h>
11#include <bl31/interrupt_mgmt.h>
12#include <common/bl_common.h>
13#include <common/debug.h>
14#include <common/interrupt_props.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080015#include <context.h>
Varun Wadekar4debe052016-05-18 13:39:16 -070016#include <cortex_a57.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080017#include <denver.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <drivers/arm/gic_common.h>
19#include <drivers/arm/gicv2.h>
20#include <drivers/console.h>
21#include <lib/el3_runtime/context_mgmt.h>
22#include <lib/xlat_tables/xlat_tables_v2.h>
23#include <plat/common/platform.h>
24
Varun Wadekar47ddd002016-03-28 16:00:02 -070025#include <mce.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053026#include <tegra_def.h>
Varun Wadekar5887c102016-07-19 11:29:40 -070027#include <tegra_platform.h>
Varun Wadekarcad7b082015-12-28 18:12:59 -080028#include <tegra_private.h>
Varun Wadekar921b9062015-08-25 17:03:14 +053029
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080030/*******************************************************************************
Varun Wadekar43dad672017-01-31 14:53:37 -080031 * Tegra186 CPU numbers in cluster #0
32 *******************************************************************************
33 */
Anthony Zhou25d127f2017-03-21 15:58:50 +080034#define TEGRA186_CLUSTER0_CORE2 2U
35#define TEGRA186_CLUSTER0_CORE3 3U
Varun Wadekar43dad672017-01-31 14:53:37 -080036
37/*******************************************************************************
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080038 * The Tegra power domain tree has a single system level power domain i.e. a
39 * single root node. The first entry in the power domain descriptor specifies
40 * the number of power domains at the highest power level.
41 *******************************************************************************
42 */
Anthony Zhou0895a8f2017-09-22 16:52:02 +080043static const uint8_t tegra_power_domain_tree_desc[] = {
Varun Wadekarc2c3a2a2016-01-08 17:38:51 -080044 /* No of root nodes */
45 1,
46 /* No of clusters */
47 PLATFORM_CLUSTER_COUNT,
48 /* No of CPU cores - cluster0 */
49 PLATFORM_MAX_CPUS_PER_CLUSTER,
50 /* No of CPU cores - cluster1 */
51 PLATFORM_MAX_CPUS_PER_CLUSTER
52};
53
Varun Wadekare34bc3d2017-04-28 08:43:33 -070054/*******************************************************************************
55 * This function returns the Tegra default topology tree information.
56 ******************************************************************************/
Anthony Zhou25d127f2017-03-21 15:58:50 +080057const uint8_t *plat_get_power_domain_tree_desc(void)
Varun Wadekare34bc3d2017-04-28 08:43:33 -070058{
59 return tegra_power_domain_tree_desc;
60}
61
Varun Wadekar921b9062015-08-25 17:03:14 +053062/*
63 * Table of regions to map using the MMU.
64 */
65static const mmap_region_t tegra_mmap[] = {
Anthony Zhou25d127f2017-03-21 15:58:50 +080066 MAP_REGION_FLAT(TEGRA_MISC_BASE, 0x10000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053067 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080068 MAP_REGION_FLAT(TEGRA_TSA_BASE, 0x20000U, /* 128KB */
Varun Wadekara0f26972016-03-11 17:18:51 -080069 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080070 MAP_REGION_FLAT(TEGRA_MC_STREAMID_BASE, 0x10000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053071 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080072 MAP_REGION_FLAT(TEGRA_MC_BASE, 0x10000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053073 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080074 MAP_REGION_FLAT(TEGRA_UARTA_BASE, 0x20000U, /* 128KB - UART A, B*/
Varun Wadekar9db0ad12016-07-12 10:04:28 -070075 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080076 MAP_REGION_FLAT(TEGRA_UARTC_BASE, 0x20000U, /* 128KB - UART C, G */
Varun Wadekar9db0ad12016-07-12 10:04:28 -070077 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080078 MAP_REGION_FLAT(TEGRA_UARTD_BASE, 0x30000U, /* 192KB - UART D, E, F */
Varun Wadekar921b9062015-08-25 17:03:14 +053079 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080080 MAP_REGION_FLAT(TEGRA_FUSE_BASE, 0x10000U, /* 64KB */
Varun Wadekar4debe052016-05-18 13:39:16 -070081 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080082 MAP_REGION_FLAT(TEGRA_GICD_BASE, 0x20000U, /* 128KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053083 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080084 MAP_REGION_FLAT(TEGRA_SE0_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -080085 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080086 MAP_REGION_FLAT(TEGRA_PKA1_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -080087 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080088 MAP_REGION_FLAT(TEGRA_RNG1_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -080089 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080090 MAP_REGION_FLAT(TEGRA_CAR_RESET_BASE, 0x10000U, /* 64KB */
Varun Wadekare60f1bf2016-02-17 10:10:50 -080091 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080092 MAP_REGION_FLAT(TEGRA_PMC_BASE, 0x40000U, /* 256KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053093 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080094 MAP_REGION_FLAT(TEGRA_SCRATCH_BASE, 0x10000U, /* 64KB */
Varun Wadekarb8776152016-03-03 13:52:52 -080095 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080096 MAP_REGION_FLAT(TEGRA_MMCRAB_BASE, 0x60000U, /* 384KB */
Varun Wadekar921b9062015-08-25 17:03:14 +053097 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +080098 MAP_REGION_FLAT(TEGRA_ARM_ACTMON_CTR_BASE, 0x20000U, /* 128KB - ARM/Denver */
Varun Wadekard64db962016-09-23 14:28:16 -070099 MT_DEVICE | MT_RW | MT_SECURE),
Anthony Zhou25d127f2017-03-21 15:58:50 +0800100 MAP_REGION_FLAT(TEGRA_SMMU0_BASE, 0x1000000U, /* 64KB */
Varun Wadekar921b9062015-08-25 17:03:14 +0530101 MT_DEVICE | MT_RW | MT_SECURE),
102 {0}
103};
104
105/*******************************************************************************
106 * Set up the pagetables as per the platform memory map & initialize the MMU
107 ******************************************************************************/
108const mmap_region_t *plat_get_mmio_map(void)
109{
110 /* MMIO space */
111 return tegra_mmap;
112}
113
114/*******************************************************************************
115 * Handler to get the System Counter Frequency
116 ******************************************************************************/
Anthony Zhou25d127f2017-03-21 15:58:50 +0800117uint32_t plat_get_syscnt_freq2(void)
Varun Wadekar921b9062015-08-25 17:03:14 +0530118{
Varun Wadekar20c94292016-01-04 10:57:45 -0800119 return 31250000;
Varun Wadekar921b9062015-08-25 17:03:14 +0530120}
121
122/*******************************************************************************
123 * Maximum supported UART controllers
124 ******************************************************************************/
125#define TEGRA186_MAX_UART_PORTS 7
126
127/*******************************************************************************
128 * This variable holds the UART port base addresses
129 ******************************************************************************/
130static uint32_t tegra186_uart_addresses[TEGRA186_MAX_UART_PORTS + 1] = {
131 0, /* undefined - treated as an error case */
132 TEGRA_UARTA_BASE,
133 TEGRA_UARTB_BASE,
134 TEGRA_UARTC_BASE,
135 TEGRA_UARTD_BASE,
136 TEGRA_UARTE_BASE,
137 TEGRA_UARTF_BASE,
138 TEGRA_UARTG_BASE,
139};
140
141/*******************************************************************************
142 * Retrieve the UART controller base to be used as the console
143 ******************************************************************************/
Anthony Zhou25d127f2017-03-21 15:58:50 +0800144uint32_t plat_get_console_from_id(int32_t id)
Varun Wadekar921b9062015-08-25 17:03:14 +0530145{
Anthony Zhou25d127f2017-03-21 15:58:50 +0800146 uint32_t ret;
Varun Wadekar921b9062015-08-25 17:03:14 +0530147
Anthony Zhou25d127f2017-03-21 15:58:50 +0800148 if (id > TEGRA186_MAX_UART_PORTS) {
149 ret = 0;
150 } else {
151 ret = tegra186_uart_addresses[id];
152 }
153
154 return ret;
Varun Wadekar921b9062015-08-25 17:03:14 +0530155}
Varun Wadekarcad7b082015-12-28 18:12:59 -0800156
Varun Wadekar4debe052016-05-18 13:39:16 -0700157/*******************************************************************************
158 * Handler for early platform setup
159 ******************************************************************************/
160void plat_early_platform_setup(void)
161{
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800162 uint64_t impl, val;
163 const plat_params_from_bl2_t *plat_params = bl31_get_plat_params();
Varun Wadekar4debe052016-05-18 13:39:16 -0700164
165 /* sanity check MCE firmware compatibility */
166 mce_verify_firmware_version();
167
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800168 impl = (read_midr() >> MIDR_IMPL_SHIFT) & (uint64_t)MIDR_IMPL_MASK;
169
Varun Wadekar4debe052016-05-18 13:39:16 -0700170 /*
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800171 * Enable ECC and Parity Protection for Cortex-A57 CPUs (Tegra186
172 * A02p and beyond).
Varun Wadekar4debe052016-05-18 13:39:16 -0700173 */
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800174 if ((plat_params->l2_ecc_parity_prot_dis != 1) &&
175 (impl != (uint64_t)DENVER_IMPL)) {
Varun Wadekar4debe052016-05-18 13:39:16 -0700176
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800177 val = read_l2ctlr_el1();
Anthony Zhou25d127f2017-03-21 15:58:50 +0800178 val |= CORTEX_A57_L2_ECC_PARITY_PROTECTION_BIT;
Harvey Hsiehfbdfce12016-11-23 19:13:08 +0800179 write_l2ctlr_el1(val);
Varun Wadekar4debe052016-05-18 13:39:16 -0700180 }
181}
182
Varun Wadekarcad7b082015-12-28 18:12:59 -0800183/* Secure IRQs for Tegra186 */
Varun Wadekar9f4a7d32018-10-19 11:42:28 -0700184static const interrupt_prop_t tegra186_interrupt_props[] = {
185 INTR_PROP_DESC(TEGRA186_TOP_WDT_IRQ, GIC_HIGHEST_SEC_PRIORITY,
186 GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE),
187 INTR_PROP_DESC(TEGRA186_AON_WDT_IRQ, GIC_HIGHEST_SEC_PRIORITY,
188 GICV2_INTR_GROUP0, GIC_INTR_CFG_EDGE)
Varun Wadekarcad7b082015-12-28 18:12:59 -0800189};
190
191/*******************************************************************************
192 * Initialize the GIC and SGIs
193 ******************************************************************************/
194void plat_gic_setup(void)
195{
Varun Wadekar9f4a7d32018-10-19 11:42:28 -0700196 tegra_gic_setup(tegra186_interrupt_props, ARRAY_SIZE(tegra186_interrupt_props));
Varun Wadekarcad7b082015-12-28 18:12:59 -0800197
198 /*
199 * Initialize the FIQ handler only if the platform supports any
200 * FIQ interrupt sources.
201 */
Anthony Zhou25d127f2017-03-21 15:58:50 +0800202 if (sizeof(tegra186_interrupt_props) > 0U) {
Varun Wadekarcad7b082015-12-28 18:12:59 -0800203 tegra_fiq_handler_setup();
Anthony Zhou25d127f2017-03-21 15:58:50 +0800204 }
Varun Wadekarcad7b082015-12-28 18:12:59 -0800205}
Varun Wadekar94701ff2016-05-23 11:47:34 -0700206
207/*******************************************************************************
208 * Return pointer to the BL31 params from previous bootloader
209 ******************************************************************************/
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100210struct tegra_bl31_params *plat_get_bl31_params(void)
Varun Wadekar94701ff2016-05-23 11:47:34 -0700211{
212 uint32_t val;
213
Steven Kao186485e2017-10-23 18:22:09 +0800214 val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PARAMS_ADDR);
Varun Wadekar94701ff2016-05-23 11:47:34 -0700215
Antonio Nino Diaz6bf7c6b2018-09-24 17:16:05 +0100216 return (struct tegra_bl31_params *)(uintptr_t)val;
Varun Wadekar94701ff2016-05-23 11:47:34 -0700217}
218
219/*******************************************************************************
220 * Return pointer to the BL31 platform params from previous bootloader
221 ******************************************************************************/
222plat_params_from_bl2_t *plat_get_bl31_plat_params(void)
223{
224 uint32_t val;
225
Steven Kao186485e2017-10-23 18:22:09 +0800226 val = mmio_read_32(TEGRA_SCRATCH_BASE + SCRATCH_BL31_PLAT_PARAMS_ADDR);
Varun Wadekar94701ff2016-05-23 11:47:34 -0700227
228 return (plat_params_from_bl2_t *)(uintptr_t)val;
229}
Varun Wadekar43dad672017-01-31 14:53:37 -0800230
231/*******************************************************************************
232 * This function implements a part of the critical interface between the psci
233 * generic layer and the platform that allows the former to query the platform
234 * to convert an MPIDR to a unique linear index. An error code (-1) is returned
235 * in case the MPIDR is invalid.
236 ******************************************************************************/
Anthony Zhou25d127f2017-03-21 15:58:50 +0800237int32_t plat_core_pos_by_mpidr(u_register_t mpidr)
Varun Wadekar43dad672017-01-31 14:53:37 -0800238{
Anthony Zhou25d127f2017-03-21 15:58:50 +0800239 u_register_t cluster_id, cpu_id, pos;
240 int32_t ret;
Varun Wadekar43dad672017-01-31 14:53:37 -0800241
Anthony Zhou25d127f2017-03-21 15:58:50 +0800242 cluster_id = (mpidr >> (u_register_t)MPIDR_AFF1_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK;
243 cpu_id = (mpidr >> (u_register_t)MPIDR_AFF0_SHIFT) & (u_register_t)MPIDR_AFFLVL_MASK;
Varun Wadekar43dad672017-01-31 14:53:37 -0800244
245 /*
246 * Validate cluster_id by checking whether it represents
247 * one of the two clusters present on the platform.
Varun Wadekar43dad672017-01-31 14:53:37 -0800248 * Validate cpu_id by checking whether it represents a CPU in
249 * one of the two clusters present on the platform.
250 */
Anthony Zhou25d127f2017-03-21 15:58:50 +0800251 if ((cluster_id >= (u_register_t)PLATFORM_CLUSTER_COUNT) ||
252 (cpu_id >= (u_register_t)PLATFORM_MAX_CPUS_PER_CLUSTER)) {
253 ret = PSCI_E_NOT_PRESENT;
254 } else {
255 /* calculate the core position */
256 pos = cpu_id + (cluster_id << 2U);
Varun Wadekar43dad672017-01-31 14:53:37 -0800257
Anthony Zhou25d127f2017-03-21 15:58:50 +0800258 /* check for non-existent CPUs */
259 if ((pos == TEGRA186_CLUSTER0_CORE2) || (pos == TEGRA186_CLUSTER0_CORE3)) {
260 ret = PSCI_E_NOT_PRESENT;
261 } else {
262 ret = (int32_t)pos;
263 }
264 }
Varun Wadekar43dad672017-01-31 14:53:37 -0800265
Anthony Zhou25d127f2017-03-21 15:58:50 +0800266 return ret;
Varun Wadekar43dad672017-01-31 14:53:37 -0800267}