blob: d1eee08d127400dd9aa7530a46367c1e3b2b3c88 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Louis Mayencourt1c819c32020-01-24 13:30:28 +00002 * Copyright (c) 2015-2020, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00006
7#include <assert.h>
8
9#include <platform_def.h>
10
Dan Handley9df48042015-03-19 18:58:55 +000011#include <arch.h>
12#include <arch_helpers.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <common/debug.h>
14#include <common/romlib.h>
15#include <lib/mmio.h>
16#include <lib/xlat_tables/xlat_tables_compat.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000017#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000018#include <plat/common/platform.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000019
Dan Handley9df48042015-03-19 18:58:55 +000020/* Weak definitions may be overridden in specific ARM standard platform */
21#pragma weak plat_get_ns_image_entrypoint
Vikram Kanigiri07035432015-11-12 18:52:34 +000022#pragma weak plat_arm_get_mmap
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010023
24/* Conditionally provide a weak definition of plat_get_syscnt_freq2 to avoid
25 * conflicts with the definition in plat/common. */
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010026#pragma weak plat_get_syscnt_freq2
Roberto Vargase3adc372018-05-23 09:27:06 +010027
Petre-Ionut Tudore5a6fef2019-11-07 15:18:03 +000028/*******************************************************************************
29 * Changes the memory attributes for the region of mapped memory where the BL
30 * image's translation tables are located such that the tables will have
31 * read-only permissions.
32 ******************************************************************************/
33#if PLAT_RO_XLAT_TABLES
34void arm_xlat_make_tables_readonly(void)
35{
36 int rc = xlat_make_tables_readonly();
37
38 if (rc != 0) {
39 ERROR("Failed to make translation tables read-only at EL%u.\n",
40 get_current_el());
41 panic();
42 }
43
44 INFO("Translation tables are now read-only at EL%u.\n",
45 get_current_el());
46}
47#endif
Roberto Vargase3adc372018-05-23 09:27:06 +010048
49void arm_setup_romlib(void)
50{
51#if USE_ROMLIB
52 if (!rom_lib_init(ROMLIB_VERSION))
53 panic();
54#endif
55}
Dan Handley9df48042015-03-19 18:58:55 +000056
Soby Mathew21f93612016-03-23 10:11:10 +000057uintptr_t plat_get_ns_image_entrypoint(void)
Dan Handley9df48042015-03-19 18:58:55 +000058{
Soby Mathew4876ae32016-05-09 17:20:10 +010059#ifdef PRELOADED_BL33_BASE
60 return PRELOADED_BL33_BASE;
61#else
Sandrine Bailleuxafa91db2019-01-31 15:01:32 +010062 return PLAT_ARM_NS_IMAGE_BASE;
Soby Mathew4876ae32016-05-09 17:20:10 +010063#endif
Dan Handley9df48042015-03-19 18:58:55 +000064}
65
66/*******************************************************************************
67 * Gets SPSR for BL32 entry
68 ******************************************************************************/
69uint32_t arm_get_spsr_for_bl32_entry(void)
70{
71 /*
72 * The Secure Payload Dispatcher service is responsible for
Juan Castillo7d199412015-12-14 09:35:25 +000073 * setting the SPSR prior to entry into the BL32 image.
Dan Handley9df48042015-03-19 18:58:55 +000074 */
75 return 0;
76}
77
78/*******************************************************************************
79 * Gets SPSR for BL33 entry
80 ******************************************************************************/
Julius Werner8e0ef0f2019-07-09 14:02:43 -070081#ifdef __aarch64__
Dan Handley9df48042015-03-19 18:58:55 +000082uint32_t arm_get_spsr_for_bl33_entry(void)
83{
Dan Handley9df48042015-03-19 18:58:55 +000084 unsigned int mode;
85 uint32_t spsr;
86
87 /* Figure out what mode we enter the non-secure world in */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000088 mode = (el_implemented(2) != EL_IMPL_NONE) ? MODE_EL2 : MODE_EL1;
Dan Handley9df48042015-03-19 18:58:55 +000089
90 /*
91 * TODO: Consider the possibility of specifying the SPSR in
92 * the FIP ToC and allowing the platform to have a say as
93 * well.
94 */
95 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
96 return spsr;
97}
Soby Mathew0d268dc2016-07-11 14:13:56 +010098#else
99/*******************************************************************************
100 * Gets SPSR for BL33 entry
101 ******************************************************************************/
102uint32_t arm_get_spsr_for_bl33_entry(void)
103{
104 unsigned int hyp_status, mode, spsr;
105
106 hyp_status = GET_VIRT_EXT(read_id_pfr1());
107
108 mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
109
110 /*
111 * TODO: Consider the possibility of specifying the SPSR in
112 * the FIP ToC and allowing the platform to have a say as
113 * well.
114 */
115 spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
116 SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
117 return spsr;
118}
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700119#endif /* __aarch64__ */
Dan Handley9df48042015-03-19 18:58:55 +0000120
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100121/*******************************************************************************
122 * Configures access to the system counter timer module.
123 ******************************************************************************/
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800124#ifdef ARM_SYS_TIMCTL_BASE
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100125void arm_configure_sys_timer(void)
126{
127 unsigned int reg_val;
128
Soby Mathew2d9f7952018-06-11 16:21:30 +0100129 /* Read the frequency of the system counter */
130 unsigned int freq_val = plat_get_syscnt_freq2();
131
Juan Castilloaadf19a2015-11-06 16:02:32 +0000132#if ARM_CONFIG_CNTACR
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000133 reg_val = (1U << CNTACR_RPCT_SHIFT) | (1U << CNTACR_RVCT_SHIFT);
134 reg_val |= (1U << CNTACR_RFRQ_SHIFT) | (1U << CNTACR_RVOFF_SHIFT);
135 reg_val |= (1U << CNTACR_RWVT_SHIFT) | (1U << CNTACR_RWPT_SHIFT);
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100136 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTACR_BASE(PLAT_ARM_NSTIMER_FRAME_ID), reg_val);
Juan Castilloaadf19a2015-11-06 16:02:32 +0000137#endif /* ARM_CONFIG_CNTACR */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100138
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000139 reg_val = (1U << CNTNSAR_NS_SHIFT(PLAT_ARM_NSTIMER_FRAME_ID));
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100140 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTNSAR, reg_val);
Soby Mathew2d9f7952018-06-11 16:21:30 +0100141
142 /*
143 * Initialize CNTFRQ register in CNTCTLBase frame. The CNTFRQ
144 * system register initialized during psci_arch_setup() is different
145 * from this and has to be updated independently.
146 */
147 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTCTLBASE_CNTFRQ, freq_val);
148
Sami Mujawar5eb649d2019-05-10 08:52:07 +0100149#if defined(PLAT_juno) || defined(PLAT_n1sdp)
Soby Mathew2d9f7952018-06-11 16:21:30 +0100150 /*
151 * Initialize CNTFRQ register in Non-secure CNTBase frame.
Sami Mujawar5eb649d2019-05-10 08:52:07 +0100152 * This is only required for Juno and N1SDP, because they do not
153 * follow ARM ARM in that the value updated in CNTFRQ is not
154 * reflected in CNTBASEN_CNTFRQ. Hence update the value manually.
Soby Mathew2d9f7952018-06-11 16:21:30 +0100155 */
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000156 mmio_write_32(ARM_SYS_CNT_BASE_NS + CNTBASEN_CNTFRQ, freq_val);
Soby Mathew2d9f7952018-06-11 16:21:30 +0100157#endif
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100158}
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800159#endif /* ARM_SYS_TIMCTL_BASE */
Vikram Kanigiri07035432015-11-12 18:52:34 +0000160
161/*******************************************************************************
162 * Returns ARM platform specific memory map regions.
163 ******************************************************************************/
164const mmap_region_t *plat_arm_get_mmap(void)
165{
166 return plat_arm_mmap;
167}
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100168
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100169#ifdef ARM_SYS_CNTCTL_BASE
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100170
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100171unsigned int plat_get_syscnt_freq2(void)
172{
Sandrine Bailleuxa8ef6652016-06-03 15:00:46 +0100173 unsigned int counter_base_frequency;
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100174
175 /* Read the frequency from Frequency modes table */
176 counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF);
177
178 /* The first entry of the frequency modes table must not be 0 */
Antonio Nino Diaz6971f002018-11-06 13:14:21 +0000179 if (counter_base_frequency == 0U)
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100180 panic();
181
182 return counter_base_frequency;
183}
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100184
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100185#endif /* ARM_SYS_CNTCTL_BASE */
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100186
187#if SDEI_SUPPORT
188/*
189 * Translate SDEI entry point to PA, and perform standard ARM entry point
190 * validation on it.
191 */
192int plat_sdei_validate_entry_point(uintptr_t ep, unsigned int client_mode)
193{
194 uint64_t par, pa;
Louis Mayencourt1c819c32020-01-24 13:30:28 +0000195 u_register_t scr_el3;
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100196
197 /* Doing Non-secure address translation requires SCR_EL3.NS set */
198 scr_el3 = read_scr_el3();
199 write_scr_el3(scr_el3 | SCR_NS_BIT);
200 isb();
201
202 assert((client_mode == MODE_EL2) || (client_mode == MODE_EL1));
203 if (client_mode == MODE_EL2) {
204 /*
205 * Translate entry point to Physical Address using the EL2
206 * translation regime.
207 */
208 ats1e2r(ep);
209 } else {
210 /*
211 * Translate entry point to Physical Address using the EL1&0
212 * translation regime, including stage 2.
213 */
214 ats12e1r(ep);
215 }
216 isb();
217 par = read_par_el1();
218
219 /* Restore original SCRL_EL3 */
220 write_scr_el3(scr_el3);
221 isb();
222
223 /* If the translation resulted in fault, return failure */
224 if ((par & PAR_F_MASK) != 0)
225 return -1;
226
227 /* Extract Physical Address from PAR */
228 pa = (par & (PAR_ADDR_MASK << PAR_ADDR_SHIFT));
229
230 /* Perform NS entry point validation on the physical address */
231 return arm_validate_ns_entrypoint(pa);
232}
233#endif