Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 1 | /* |
johpow01 | fa59c6f | 2020-10-02 13:41:11 -0500 | [diff] [blame] | 2 | * Copyright (c) 2013-2021, ARM Limited and Contributors. All rights reserved. |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 7 | #include <assert.h> |
| 8 | #include <stdbool.h> |
| 9 | #include <string.h> |
| 10 | |
| 11 | #include <platform_def.h> |
| 12 | |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 13 | #include <arch.h> |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 14 | #include <arch_helpers.h> |
Soby Mathew | 830f0ad | 2019-07-12 09:23:38 +0100 | [diff] [blame] | 15 | #include <arch_features.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 16 | #include <bl31/interrupt_mgmt.h> |
| 17 | #include <common/bl_common.h> |
Dan Handley | 2bd4ef2 | 2014-04-09 13:14:54 +0100 | [diff] [blame] | 18 | #include <context.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 19 | #include <lib/el3_runtime/context_mgmt.h> |
| 20 | #include <lib/el3_runtime/pubsub_events.h> |
| 21 | #include <lib/extensions/amu.h> |
| 22 | #include <lib/extensions/mpam.h> |
| 23 | #include <lib/extensions/spe.h> |
| 24 | #include <lib/extensions/sve.h> |
Manish V Badarkhe | f356f7e | 2021-06-29 11:44:20 +0100 | [diff] [blame] | 25 | #include <lib/extensions/sys_reg_trace.h> |
Manish V Badarkhe | 20df29c | 2021-07-02 09:10:56 +0100 | [diff] [blame] | 26 | #include <lib/extensions/trbe.h> |
Manish V Badarkhe | 51a9711 | 2021-07-08 09:33:18 +0100 | [diff] [blame] | 27 | #include <lib/extensions/trf.h> |
johpow01 | 3e24c16 | 2020-04-22 14:05:13 -0500 | [diff] [blame] | 28 | #include <lib/extensions/twed.h> |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 29 | #include <lib/utils.h> |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 30 | |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 31 | static void enable_extensions_secure(cpu_context_t *ctx); |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 32 | |
| 33 | /******************************************************************************* |
| 34 | * Context management library initialisation routine. This library is used by |
| 35 | * runtime services to share pointers to 'cpu_context' structures for the secure |
| 36 | * and non-secure states. Management of the structures and their associated |
| 37 | * memory is not done by the context management library e.g. the PSCI service |
| 38 | * manages the cpu context used for entry from and exit to the non-secure state. |
| 39 | * The Secure payload dispatcher service manages the context(s) corresponding to |
| 40 | * the secure state. It also uses this library to get access to the non-secure |
| 41 | * state cpu context pointers. |
| 42 | * Lastly, this library provides the api to make SP_EL3 point to the cpu context |
| 43 | * which will used for programming an entry into a lower EL. The same context |
| 44 | * will used to save state upon exception entry from that EL. |
| 45 | ******************************************************************************/ |
Daniel Boulby | 5753e49 | 2018-09-20 14:12:46 +0100 | [diff] [blame] | 46 | void __init cm_init(void) |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 47 | { |
| 48 | /* |
| 49 | * The context management library has only global data to intialize, but |
| 50 | * that will be done when the BSS is zeroed out |
| 51 | */ |
| 52 | } |
| 53 | |
| 54 | /******************************************************************************* |
Soby Mathew | b0082d2 | 2015-04-09 13:40:55 +0100 | [diff] [blame] | 55 | * The following function initializes the cpu_context 'ctx' for |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 56 | * first use, and sets the initial entrypoint state as specified by the |
| 57 | * entry_point_info structure. |
| 58 | * |
| 59 | * The security state to initialize is determined by the SECURE attribute |
Antonio Nino Diaz | 28dce9e | 2018-05-22 10:09:10 +0100 | [diff] [blame] | 60 | * of the entry_point_info. |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 61 | * |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 62 | * The EE and ST attributes are used to configure the endianness and secure |
Soby Mathew | b0082d2 | 2015-04-09 13:40:55 +0100 | [diff] [blame] | 63 | * timer availability for the new execution context. |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 64 | * |
| 65 | * To prepare the register state for entry call cm_prepare_el3_exit() and |
| 66 | * el3_exit(). For Secure-EL1 cm_prepare_el3_exit() is equivalent to |
Olivier Deprez | 7d0299f | 2021-05-25 12:06:03 +0200 | [diff] [blame] | 67 | * cm_el1_sysregs_context_restore(). |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 68 | ******************************************************************************/ |
Antonio Nino Diaz | 28dce9e | 2018-05-22 10:09:10 +0100 | [diff] [blame] | 69 | void cm_setup_context(cpu_context_t *ctx, const entry_point_info_t *ep) |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 70 | { |
Soby Mathew | b0082d2 | 2015-04-09 13:40:55 +0100 | [diff] [blame] | 71 | unsigned int security_state; |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 72 | u_register_t scr_el3; |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 73 | el3_state_t *state; |
| 74 | gp_regs_t *gp_regs; |
Deepika Bhavnani | b0f2602 | 2019-09-03 21:08:51 +0300 | [diff] [blame] | 75 | u_register_t sctlr_elx, actlr_elx; |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 76 | |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 77 | assert(ctx != NULL); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 78 | |
Soby Mathew | b0082d2 | 2015-04-09 13:40:55 +0100 | [diff] [blame] | 79 | security_state = GET_SECURITY_STATE(ep->h.attr); |
| 80 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 81 | /* Clear any residual register values from the context */ |
Douglas Raillard | a8954fc | 2017-01-26 15:54:44 +0000 | [diff] [blame] | 82 | zeromem(ctx, sizeof(*ctx)); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 83 | |
| 84 | /* |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 85 | * SCR_EL3 was initialised during reset sequence in macro |
| 86 | * el3_arch_init_common. This code modifies the SCR_EL3 fields that |
| 87 | * affect the next EL. |
| 88 | * |
| 89 | * The following fields are initially set to zero and then updated to |
| 90 | * the required value depending on the state of the SPSR_EL3 and the |
| 91 | * Security state and entrypoint attributes of the next EL. |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 92 | */ |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 93 | scr_el3 = read_scr(); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 94 | scr_el3 &= ~(SCR_NS_BIT | SCR_RW_BIT | SCR_FIQ_BIT | SCR_IRQ_BIT | |
| 95 | SCR_ST_BIT | SCR_HCE_BIT); |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 96 | /* |
| 97 | * SCR_NS: Set the security state of the next EL. |
| 98 | */ |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 99 | if (security_state != SECURE) |
| 100 | scr_el3 |= SCR_NS_BIT; |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 101 | /* |
| 102 | * SCR_EL3.RW: Set the execution state, AArch32 or AArch64, for next |
| 103 | * Exception level as specified by SPSR. |
| 104 | */ |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 105 | if (GET_RW(ep->spsr) == MODE_RW_64) |
| 106 | scr_el3 |= SCR_RW_BIT; |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 107 | /* |
| 108 | * SCR_EL3.ST: Traps Secure EL1 accesses to the Counter-timer Physical |
| 109 | * Secure timer registers to EL3, from AArch64 state only, if specified |
| 110 | * by the entrypoint attributes. |
| 111 | */ |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 112 | if (EP_GET_ST(ep->h.attr) != 0U) |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 113 | scr_el3 |= SCR_ST_BIT; |
| 114 | |
johpow01 | f91e59f | 2021-08-04 19:38:18 -0500 | [diff] [blame] | 115 | /* |
| 116 | * If FEAT_HCX is enabled, enable access to HCRX_EL2 by setting |
| 117 | * SCR_EL3.HXEn. |
| 118 | */ |
| 119 | #if ENABLE_FEAT_HCX |
| 120 | scr_el3 |= SCR_HXEn_BIT; |
| 121 | #endif |
| 122 | |
Varun Wadekar | 9223485 | 2020-06-12 10:11:28 -0700 | [diff] [blame] | 123 | #if RAS_TRAP_LOWER_EL_ERR_ACCESS |
| 124 | /* |
| 125 | * SCR_EL3.TERR: Trap Error record accesses. Accesses to the RAS ERR |
| 126 | * and RAS ERX registers from EL1 and EL2 are trapped to EL3. |
| 127 | */ |
| 128 | scr_el3 |= SCR_TERR_BIT; |
| 129 | #endif |
| 130 | |
Julius Werner | c51a2ec | 2018-08-28 14:45:43 -0700 | [diff] [blame] | 131 | #if !HANDLE_EA_EL3_FIRST |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 132 | /* |
| 133 | * SCR_EL3.EA: Do not route External Abort and SError Interrupt External |
| 134 | * to EL3 when executing at a lower EL. When executing at EL3, External |
| 135 | * Aborts are taken to EL3. |
| 136 | */ |
Gerald Lejeune | 632d6df | 2016-03-22 09:29:23 +0100 | [diff] [blame] | 137 | scr_el3 &= ~SCR_EA_BIT; |
| 138 | #endif |
| 139 | |
Jeenu Viswambharan | f00da74 | 2017-12-08 12:13:51 +0000 | [diff] [blame] | 140 | #if FAULT_INJECTION_SUPPORT |
| 141 | /* Enable fault injection from lower ELs */ |
| 142 | scr_el3 |= SCR_FIEN_BIT; |
| 143 | #endif |
| 144 | |
Antonio Nino Diaz | 594811b | 2019-01-31 11:58:00 +0000 | [diff] [blame] | 145 | #if !CTX_INCLUDE_PAUTH_REGS |
| 146 | /* |
| 147 | * If the pointer authentication registers aren't saved during world |
| 148 | * switches the value of the registers can be leaked from the Secure to |
| 149 | * the Non-secure world. To prevent this, rather than enabling pointer |
| 150 | * authentication everywhere, we only enable it in the Non-secure world. |
| 151 | * |
| 152 | * If the Secure world wants to use pointer authentication, |
| 153 | * CTX_INCLUDE_PAUTH_REGS must be set to 1. |
| 154 | */ |
| 155 | if (security_state == NON_SECURE) |
| 156 | scr_el3 |= SCR_API_BIT | SCR_APK_BIT; |
| 157 | #endif /* !CTX_INCLUDE_PAUTH_REGS */ |
| 158 | |
Alexei Fedorov | af54f6e | 2020-12-01 13:22:25 +0000 | [diff] [blame] | 159 | #if !CTX_INCLUDE_MTE_REGS || ENABLE_ASSERTIONS |
| 160 | /* Get Memory Tagging Extension support level */ |
| 161 | unsigned int mte = get_armv8_5_mte_support(); |
| 162 | #endif |
Soby Mathew | 830f0ad | 2019-07-12 09:23:38 +0100 | [diff] [blame] | 163 | /* |
Justin Chadwell | 1c7c13a | 2019-07-18 14:25:33 +0100 | [diff] [blame] | 164 | * Enable MTE support. Support is enabled unilaterally for the normal |
| 165 | * world, and only for the secure world when CTX_INCLUDE_MTE_REGS is |
| 166 | * set. |
Soby Mathew | 830f0ad | 2019-07-12 09:23:38 +0100 | [diff] [blame] | 167 | */ |
Justin Chadwell | 1c7c13a | 2019-07-18 14:25:33 +0100 | [diff] [blame] | 168 | #if CTX_INCLUDE_MTE_REGS |
Alexei Fedorov | af54f6e | 2020-12-01 13:22:25 +0000 | [diff] [blame] | 169 | assert((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)); |
Justin Chadwell | 1c7c13a | 2019-07-18 14:25:33 +0100 | [diff] [blame] | 170 | scr_el3 |= SCR_ATA_BIT; |
| 171 | #else |
Alexei Fedorov | af54f6e | 2020-12-01 13:22:25 +0000 | [diff] [blame] | 172 | /* |
| 173 | * When MTE is only implemented at EL0, it can be enabled |
| 174 | * across both worlds as no MTE registers are used. |
| 175 | */ |
| 176 | if ((mte == MTE_IMPLEMENTED_EL0) || |
| 177 | /* |
| 178 | * When MTE is implemented at all ELs, it can be only enabled |
| 179 | * in Non-Secure world without register saving. |
| 180 | */ |
| 181 | (((mte == MTE_IMPLEMENTED_ELX) || (mte == MTE_IMPLEMENTED_ASY)) && |
| 182 | (security_state == NON_SECURE))) { |
Justin Chadwell | 1c7c13a | 2019-07-18 14:25:33 +0100 | [diff] [blame] | 183 | scr_el3 |= SCR_ATA_BIT; |
Soby Mathew | 830f0ad | 2019-07-12 09:23:38 +0100 | [diff] [blame] | 184 | } |
Alexei Fedorov | af54f6e | 2020-12-01 13:22:25 +0000 | [diff] [blame] | 185 | #endif /* CTX_INCLUDE_MTE_REGS */ |
Soby Mathew | 830f0ad | 2019-07-12 09:23:38 +0100 | [diff] [blame] | 186 | |
Masahiro Yamada | 441bfdd | 2016-12-25 23:36:24 +0900 | [diff] [blame] | 187 | #ifdef IMAGE_BL31 |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 188 | /* |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 189 | * SCR_EL3.IRQ, SCR_EL3.FIQ: Enable the physical FIQ and IRQ routing as |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 190 | * indicated by the interrupt routing model for BL31. |
Yatharth Kochar | 6c0566c | 2015-10-02 17:56:48 +0100 | [diff] [blame] | 191 | */ |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 192 | scr_el3 |= get_scr_el3_from_routing_model(security_state); |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 193 | #endif |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 194 | |
| 195 | /* Save the initialized value of CPTR_EL3 register */ |
| 196 | write_ctx_reg(get_el3state_ctx(ctx), CTX_CPTR_EL3, read_cptr_el3()); |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 197 | if (security_state == SECURE) { |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 198 | enable_extensions_secure(ctx); |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 199 | } |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 200 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 201 | /* |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 202 | * SCR_EL3.HCE: Enable HVC instructions if next execution state is |
| 203 | * AArch64 and next EL is EL2, or if next execution state is AArch32 and |
| 204 | * next mode is Hyp. |
Jimmy Brisson | ecc3c67 | 2020-04-16 10:47:56 -0500 | [diff] [blame] | 205 | * SCR_EL3.FGTEn: Enable Fine Grained Virtualization Traps under the |
| 206 | * same conditions as HVC instructions and when the processor supports |
| 207 | * ARMv8.6-FGT. |
Jimmy Brisson | 8357389 | 2020-04-16 10:48:02 -0500 | [diff] [blame] | 208 | * SCR_EL3.ECVEn: Enable Enhanced Counter Virtualization (ECV) |
| 209 | * CNTPOFF_EL2 register under the same conditions as HVC instructions |
| 210 | * and when the processor supports ECV. |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 211 | */ |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 212 | if (((GET_RW(ep->spsr) == MODE_RW_64) && (GET_EL(ep->spsr) == MODE_EL2)) |
| 213 | || ((GET_RW(ep->spsr) != MODE_RW_64) |
| 214 | && (GET_M32(ep->spsr) == MODE32_hyp))) { |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 215 | scr_el3 |= SCR_HCE_BIT; |
Jimmy Brisson | ecc3c67 | 2020-04-16 10:47:56 -0500 | [diff] [blame] | 216 | |
| 217 | if (is_armv8_6_fgt_present()) { |
| 218 | scr_el3 |= SCR_FGTEN_BIT; |
| 219 | } |
Jimmy Brisson | 8357389 | 2020-04-16 10:48:02 -0500 | [diff] [blame] | 220 | |
| 221 | if (get_armv8_6_ecv_support() |
| 222 | == ID_AA64MMFR0_EL1_ECV_SELF_SYNCH) { |
| 223 | scr_el3 |= SCR_ECVEN_BIT; |
| 224 | } |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 225 | } |
| 226 | |
Achin Gupta | 023c155 | 2019-10-11 14:44:05 +0100 | [diff] [blame] | 227 | /* Enable S-EL2 if the next EL is EL2 and security state is secure */ |
Artsem Artsemenka | a533447 | 2019-11-26 16:40:31 +0000 | [diff] [blame] | 228 | if ((security_state == SECURE) && (GET_EL(ep->spsr) == MODE_EL2)) { |
| 229 | if (GET_RW(ep->spsr) != MODE_RW_64) { |
| 230 | ERROR("S-EL2 can not be used in AArch32."); |
| 231 | panic(); |
| 232 | } |
| 233 | |
Achin Gupta | 023c155 | 2019-10-11 14:44:05 +0100 | [diff] [blame] | 234 | scr_el3 |= SCR_EEL2_BIT; |
Artsem Artsemenka | a533447 | 2019-11-26 16:40:31 +0000 | [diff] [blame] | 235 | } |
Achin Gupta | 023c155 | 2019-10-11 14:44:05 +0100 | [diff] [blame] | 236 | |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 237 | /* |
johpow01 | fa59c6f | 2020-10-02 13:41:11 -0500 | [diff] [blame] | 238 | * FEAT_AMUv1p1 virtual offset registers are only accessible from EL3 |
| 239 | * and EL2, when clear, this bit traps accesses from EL2 so we set it |
| 240 | * to 1 when EL2 is present. |
| 241 | */ |
| 242 | if (is_armv8_6_feat_amuv1p1_present() && |
| 243 | (el_implemented(2) != EL_IMPL_NONE)) { |
| 244 | scr_el3 |= SCR_AMVOFFEN_BIT; |
| 245 | } |
| 246 | |
| 247 | /* |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 248 | * Initialise SCTLR_EL1 to the reset value corresponding to the target |
| 249 | * execution state setting all fields rather than relying of the hw. |
| 250 | * Some fields have architecturally UNKNOWN reset values and these are |
| 251 | * set to zero. |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 252 | * |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 253 | * SCTLR.EE: Endianness is taken from the entrypoint attributes. |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 254 | * |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 255 | * SCTLR.M, SCTLR.C and SCTLR.I: These fields must be zero (as |
| 256 | * required by PSCI specification) |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 257 | */ |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 258 | sctlr_elx = (EP_GET_EE(ep->h.attr) != 0U) ? SCTLR_EE_BIT : 0U; |
Jens Wiklander | c93c9df | 2014-09-04 10:23:27 +0200 | [diff] [blame] | 259 | if (GET_RW(ep->spsr) == MODE_RW_64) |
| 260 | sctlr_elx |= SCTLR_EL1_RES1; |
Soby Mathew | a993c42 | 2016-09-29 14:15:57 +0100 | [diff] [blame] | 261 | else { |
Soby Mathew | a993c42 | 2016-09-29 14:15:57 +0100 | [diff] [blame] | 262 | /* |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 263 | * If the target execution state is AArch32 then the following |
| 264 | * fields need to be set. |
| 265 | * |
| 266 | * SCTRL_EL1.nTWE: Set to one so that EL0 execution of WFE |
| 267 | * instructions are not trapped to EL1. |
| 268 | * |
| 269 | * SCTLR_EL1.nTWI: Set to one so that EL0 execution of WFI |
| 270 | * instructions are not trapped to EL1. |
| 271 | * |
| 272 | * SCTLR_EL1.CP15BEN: Set to one to enable EL0 execution of the |
| 273 | * CP15DMB, CP15DSB, and CP15ISB instructions. |
Soby Mathew | a993c42 | 2016-09-29 14:15:57 +0100 | [diff] [blame] | 274 | */ |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 275 | sctlr_elx |= SCTLR_AARCH32_EL1_RES1 | SCTLR_CP15BEN_BIT |
| 276 | | SCTLR_NTWI_BIT | SCTLR_NTWE_BIT; |
Soby Mathew | a993c42 | 2016-09-29 14:15:57 +0100 | [diff] [blame] | 277 | } |
| 278 | |
Louis Mayencourt | 78a0aed | 2019-02-20 12:11:41 +0000 | [diff] [blame] | 279 | #if ERRATA_A75_764081 |
| 280 | /* |
| 281 | * If workaround of errata 764081 for Cortex-A75 is used then set |
| 282 | * SCTLR_EL1.IESB to enable Implicit Error Synchronization Barrier. |
| 283 | */ |
| 284 | sctlr_elx |= SCTLR_IESB_BIT; |
| 285 | #endif |
| 286 | |
johpow01 | 3e24c16 | 2020-04-22 14:05:13 -0500 | [diff] [blame] | 287 | /* Enable WFE trap delay in SCR_EL3 if supported and configured */ |
| 288 | if (is_armv8_6_twed_present()) { |
| 289 | uint32_t delay = plat_arm_set_twedel_scr_el3(); |
| 290 | |
| 291 | if (delay != TWED_DISABLED) { |
| 292 | /* Make sure delay value fits */ |
| 293 | assert((delay & ~SCR_TWEDEL_MASK) == 0U); |
| 294 | |
| 295 | /* Set delay in SCR_EL3 */ |
| 296 | scr_el3 &= ~(SCR_TWEDEL_MASK << SCR_TWEDEL_SHIFT); |
| 297 | scr_el3 |= ((delay & SCR_TWEDEL_MASK) |
| 298 | << SCR_TWEDEL_SHIFT); |
| 299 | |
| 300 | /* Enable WFE delay */ |
| 301 | scr_el3 |= SCR_TWEDEn_BIT; |
| 302 | } |
| 303 | } |
| 304 | |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 305 | /* |
| 306 | * Store the initialised SCTLR_EL1 value in the cpu_context - SCTLR_EL2 |
Olivier Deprez | 7d0299f | 2021-05-25 12:06:03 +0200 | [diff] [blame] | 307 | * and other EL2 registers are set up by cm_prepare_el3_exit() as they |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 308 | * are not part of the stored cpu_context. |
| 309 | */ |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 310 | write_ctx_reg(get_el1_sysregs_ctx(ctx), CTX_SCTLR_EL1, sctlr_elx); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 311 | |
Varun Wadekar | b6dd0b3 | 2018-05-08 10:52:36 -0700 | [diff] [blame] | 312 | /* |
| 313 | * Base the context ACTLR_EL1 on the current value, as it is |
| 314 | * implementation defined. The context restore process will write |
| 315 | * the value from the context to the actual register and can cause |
| 316 | * problems for processor cores that don't expect certain bits to |
| 317 | * be zero. |
| 318 | */ |
| 319 | actlr_elx = read_actlr_el1(); |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 320 | write_ctx_reg((get_el1_sysregs_ctx(ctx)), (CTX_ACTLR_EL1), (actlr_elx)); |
Varun Wadekar | b6dd0b3 | 2018-05-08 10:52:36 -0700 | [diff] [blame] | 321 | |
Alexei Fedorov | 503bbf3 | 2019-08-13 15:17:53 +0100 | [diff] [blame] | 322 | /* |
| 323 | * Populate EL3 state so that we've the right context |
| 324 | * before doing ERET |
| 325 | */ |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 326 | state = get_el3state_ctx(ctx); |
| 327 | write_ctx_reg(state, CTX_SCR_EL3, scr_el3); |
| 328 | write_ctx_reg(state, CTX_ELR_EL3, ep->pc); |
| 329 | write_ctx_reg(state, CTX_SPSR_EL3, ep->spsr); |
| 330 | |
| 331 | /* |
| 332 | * Store the X0-X7 value from the entrypoint into the context |
| 333 | * Use memcpy as we are in control of the layout of the structures |
| 334 | */ |
| 335 | gp_regs = get_gpregs_ctx(ctx); |
| 336 | memcpy(gp_regs, (void *)&ep->args, sizeof(aapcs64_params_t)); |
| 337 | } |
| 338 | |
| 339 | /******************************************************************************* |
Dimitris Papastamos | 1e6f93e | 2017-11-07 09:55:29 +0000 | [diff] [blame] | 340 | * Enable architecture extensions on first entry to Non-secure world. |
| 341 | * When EL2 is implemented but unused `el2_unused` is non-zero, otherwise |
| 342 | * it is zero. |
| 343 | ******************************************************************************/ |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 344 | static void enable_extensions_nonsecure(bool el2_unused, cpu_context_t *ctx) |
Dimitris Papastamos | 1e6f93e | 2017-11-07 09:55:29 +0000 | [diff] [blame] | 345 | { |
| 346 | #if IMAGE_BL31 |
Dimitris Papastamos | 5bdbb47 | 2017-10-13 12:06:06 +0100 | [diff] [blame] | 347 | #if ENABLE_SPE_FOR_LOWER_ELS |
| 348 | spe_enable(el2_unused); |
| 349 | #endif |
Dimitris Papastamos | e08005a | 2017-10-12 13:02:29 +0100 | [diff] [blame] | 350 | |
| 351 | #if ENABLE_AMU |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 352 | amu_enable(el2_unused, ctx); |
Dimitris Papastamos | e08005a | 2017-10-12 13:02:29 +0100 | [diff] [blame] | 353 | #endif |
David Cunado | ce88eee | 2017-10-20 11:30:57 +0100 | [diff] [blame] | 354 | |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 355 | #if ENABLE_SVE_FOR_NS |
| 356 | sve_enable(ctx); |
| 357 | #endif |
| 358 | |
Jeenu Viswambharan | 2da918c | 2018-07-31 16:13:33 +0100 | [diff] [blame] | 359 | #if ENABLE_MPAM_FOR_LOWER_ELS |
| 360 | mpam_enable(el2_unused); |
| 361 | #endif |
Manish V Badarkhe | 20df29c | 2021-07-02 09:10:56 +0100 | [diff] [blame] | 362 | |
| 363 | #if ENABLE_TRBE_FOR_NS |
| 364 | trbe_enable(); |
| 365 | #endif /* ENABLE_TRBE_FOR_NS */ |
| 366 | |
Manish V Badarkhe | f356f7e | 2021-06-29 11:44:20 +0100 | [diff] [blame] | 367 | #if ENABLE_SYS_REG_TRACE_FOR_NS |
| 368 | sys_reg_trace_enable(ctx); |
| 369 | #endif /* ENABLE_SYS_REG_TRACE_FOR_NS */ |
| 370 | |
Manish V Badarkhe | 51a9711 | 2021-07-08 09:33:18 +0100 | [diff] [blame] | 371 | #if ENABLE_TRF_FOR_NS |
| 372 | trf_enable(); |
| 373 | #endif /* ENABLE_TRF_FOR_NS */ |
| 374 | |
Dimitris Papastamos | 1e6f93e | 2017-11-07 09:55:29 +0000 | [diff] [blame] | 375 | #endif |
| 376 | } |
| 377 | |
| 378 | /******************************************************************************* |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 379 | * Enable architecture extensions on first entry to Secure world. |
| 380 | ******************************************************************************/ |
| 381 | static void enable_extensions_secure(cpu_context_t *ctx) |
| 382 | { |
| 383 | #if IMAGE_BL31 |
| 384 | #if ENABLE_SVE_FOR_SWD |
| 385 | sve_enable(ctx); |
| 386 | #endif |
| 387 | #endif |
| 388 | } |
| 389 | |
| 390 | /******************************************************************************* |
Soby Mathew | b0082d2 | 2015-04-09 13:40:55 +0100 | [diff] [blame] | 391 | * The following function initializes the cpu_context for a CPU specified by |
| 392 | * its `cpu_idx` for first use, and sets the initial entrypoint state as |
| 393 | * specified by the entry_point_info structure. |
| 394 | ******************************************************************************/ |
| 395 | void cm_init_context_by_index(unsigned int cpu_idx, |
| 396 | const entry_point_info_t *ep) |
| 397 | { |
| 398 | cpu_context_t *ctx; |
| 399 | ctx = cm_get_context_by_index(cpu_idx, GET_SECURITY_STATE(ep->h.attr)); |
Antonio Nino Diaz | 28dce9e | 2018-05-22 10:09:10 +0100 | [diff] [blame] | 400 | cm_setup_context(ctx, ep); |
Soby Mathew | b0082d2 | 2015-04-09 13:40:55 +0100 | [diff] [blame] | 401 | } |
| 402 | |
| 403 | /******************************************************************************* |
| 404 | * The following function initializes the cpu_context for the current CPU |
| 405 | * for first use, and sets the initial entrypoint state as specified by the |
| 406 | * entry_point_info structure. |
| 407 | ******************************************************************************/ |
| 408 | void cm_init_my_context(const entry_point_info_t *ep) |
| 409 | { |
| 410 | cpu_context_t *ctx; |
| 411 | ctx = cm_get_context(GET_SECURITY_STATE(ep->h.attr)); |
Antonio Nino Diaz | 28dce9e | 2018-05-22 10:09:10 +0100 | [diff] [blame] | 412 | cm_setup_context(ctx, ep); |
Soby Mathew | b0082d2 | 2015-04-09 13:40:55 +0100 | [diff] [blame] | 413 | } |
| 414 | |
| 415 | /******************************************************************************* |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 416 | * Prepare the CPU system registers for first entry into secure or normal world |
| 417 | * |
| 418 | * If execution is requested to EL2 or hyp mode, SCTLR_EL2 is initialized |
| 419 | * If execution is requested to non-secure EL1 or svc mode, and the CPU supports |
| 420 | * EL2 then EL2 is disabled by configuring all necessary EL2 registers. |
| 421 | * For all entries, the EL1 registers are initialized from the cpu_context |
| 422 | ******************************************************************************/ |
| 423 | void cm_prepare_el3_exit(uint32_t security_state) |
| 424 | { |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 425 | u_register_t sctlr_elx, scr_el3, mdcr_el2; |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 426 | cpu_context_t *ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 033b4bb | 2018-10-25 16:52:26 +0100 | [diff] [blame] | 427 | bool el2_unused = false; |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 428 | uint64_t hcr_el2 = 0U; |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 429 | |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 430 | assert(ctx != NULL); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 431 | |
| 432 | if (security_state == NON_SECURE) { |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 433 | scr_el3 = read_ctx_reg(get_el3state_ctx(ctx), |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 434 | CTX_SCR_EL3); |
| 435 | if ((scr_el3 & SCR_HCE_BIT) != 0U) { |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 436 | /* Use SCTLR_EL1.EE value to initialise sctlr_el2 */ |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 437 | sctlr_elx = read_ctx_reg(get_el1_sysregs_ctx(ctx), |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 438 | CTX_SCTLR_EL1); |
Ken Kuang | 00eac15 | 2017-08-23 16:03:29 +0800 | [diff] [blame] | 439 | sctlr_elx &= SCTLR_EE_BIT; |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 440 | sctlr_elx |= SCTLR_EL2_RES1; |
Louis Mayencourt | 78a0aed | 2019-02-20 12:11:41 +0000 | [diff] [blame] | 441 | #if ERRATA_A75_764081 |
| 442 | /* |
| 443 | * If workaround of errata 764081 for Cortex-A75 is used |
| 444 | * then set SCTLR_EL2.IESB to enable Implicit Error |
| 445 | * Synchronization Barrier. |
| 446 | */ |
| 447 | sctlr_elx |= SCTLR_IESB_BIT; |
| 448 | #endif |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 449 | write_sctlr_el2(sctlr_elx); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 450 | } else if (el_implemented(2) != EL_IMPL_NONE) { |
Antonio Nino Diaz | 033b4bb | 2018-10-25 16:52:26 +0100 | [diff] [blame] | 451 | el2_unused = true; |
Dimitris Papastamos | 1e6f93e | 2017-11-07 09:55:29 +0000 | [diff] [blame] | 452 | |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 453 | /* |
| 454 | * EL2 present but unused, need to disable safely. |
| 455 | * SCTLR_EL2 can be ignored in this case. |
| 456 | * |
Jeenu Viswambharan | cbad661 | 2018-08-15 14:29:29 +0100 | [diff] [blame] | 457 | * Set EL2 register width appropriately: Set HCR_EL2 |
| 458 | * field to match SCR_EL3.RW. |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 459 | */ |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 460 | if ((scr_el3 & SCR_RW_BIT) != 0U) |
Jeenu Viswambharan | cbad661 | 2018-08-15 14:29:29 +0100 | [diff] [blame] | 461 | hcr_el2 |= HCR_RW_BIT; |
| 462 | |
| 463 | /* |
| 464 | * For Armv8.3 pointer authentication feature, disable |
| 465 | * traps to EL2 when accessing key registers or using |
| 466 | * pointer authentication instructions from lower ELs. |
| 467 | */ |
| 468 | hcr_el2 |= (HCR_API_BIT | HCR_APK_BIT); |
| 469 | |
| 470 | write_hcr_el2(hcr_el2); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 471 | |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 472 | /* |
| 473 | * Initialise CPTR_EL2 setting all fields rather than |
| 474 | * relying on the hw. All fields have architecturally |
| 475 | * UNKNOWN reset values. |
| 476 | * |
| 477 | * CPTR_EL2.TCPAC: Set to zero so that Non-secure EL1 |
| 478 | * accesses to the CPACR_EL1 or CPACR from both |
| 479 | * Execution states do not trap to EL2. |
| 480 | * |
| 481 | * CPTR_EL2.TTA: Set to zero so that Non-secure System |
| 482 | * register accesses to the trace registers from both |
| 483 | * Execution states do not trap to EL2. |
Manish V Badarkhe | f356f7e | 2021-06-29 11:44:20 +0100 | [diff] [blame] | 484 | * If PE trace unit System registers are not implemented |
| 485 | * then this bit is reserved, and must be set to zero. |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 486 | * |
| 487 | * CPTR_EL2.TFP: Set to zero so that Non-secure accesses |
| 488 | * to SIMD and floating-point functionality from both |
| 489 | * Execution states do not trap to EL2. |
| 490 | */ |
| 491 | write_cptr_el2(CPTR_EL2_RESET_VAL & |
| 492 | ~(CPTR_EL2_TCPAC_BIT | CPTR_EL2_TTA_BIT |
| 493 | | CPTR_EL2_TFP_BIT)); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 494 | |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 495 | /* |
Paul Beesley | 1fbc97b | 2019-01-11 18:26:51 +0000 | [diff] [blame] | 496 | * Initialise CNTHCTL_EL2. All fields are |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 497 | * architecturally UNKNOWN on reset and are set to zero |
| 498 | * except for field(s) listed below. |
| 499 | * |
| 500 | * CNTHCTL_EL2.EL1PCEN: Set to one to disable traps to |
| 501 | * Hyp mode of Non-secure EL0 and EL1 accesses to the |
| 502 | * physical timer registers. |
| 503 | * |
| 504 | * CNTHCTL_EL2.EL1PCTEN: Set to one to disable traps to |
| 505 | * Hyp mode of Non-secure EL0 and EL1 accesses to the |
| 506 | * physical counter registers. |
| 507 | */ |
| 508 | write_cnthctl_el2(CNTHCTL_RESET_VAL | |
| 509 | EL1PCEN_BIT | EL1PCTEN_BIT); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 510 | |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 511 | /* |
| 512 | * Initialise CNTVOFF_EL2 to zero as it resets to an |
| 513 | * architecturally UNKNOWN value. |
| 514 | */ |
Soby Mathew | feddfcf | 2014-08-29 14:41:58 +0100 | [diff] [blame] | 515 | write_cntvoff_el2(0); |
| 516 | |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 517 | /* |
| 518 | * Set VPIDR_EL2 and VMPIDR_EL2 to match MIDR_EL1 and |
| 519 | * MPIDR_EL1 respectively. |
| 520 | */ |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 521 | write_vpidr_el2(read_midr_el1()); |
| 522 | write_vmpidr_el2(read_mpidr_el1()); |
Sandrine Bailleux | 8b0eafe | 2015-11-25 17:00:44 +0000 | [diff] [blame] | 523 | |
| 524 | /* |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 525 | * Initialise VTTBR_EL2. All fields are architecturally |
| 526 | * UNKNOWN on reset. |
| 527 | * |
| 528 | * VTTBR_EL2.VMID: Set to zero. Even though EL1&0 stage |
| 529 | * 2 address translation is disabled, cache maintenance |
| 530 | * operations depend on the VMID. |
| 531 | * |
| 532 | * VTTBR_EL2.BADDR: Set to zero as EL1&0 stage 2 address |
| 533 | * translation is disabled. |
Sandrine Bailleux | 8b0eafe | 2015-11-25 17:00:44 +0000 | [diff] [blame] | 534 | */ |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 535 | write_vttbr_el2(VTTBR_RESET_VAL & |
| 536 | ~((VTTBR_VMID_MASK << VTTBR_VMID_SHIFT) |
| 537 | | (VTTBR_BADDR_MASK << VTTBR_BADDR_SHIFT))); |
| 538 | |
David Cunado | 5f55e28 | 2016-10-31 17:37:34 +0000 | [diff] [blame] | 539 | /* |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 540 | * Initialise MDCR_EL2, setting all fields rather than |
| 541 | * relying on hw. Some fields are architecturally |
| 542 | * UNKNOWN on reset. |
| 543 | * |
Alexei Fedorov | 503bbf3 | 2019-08-13 15:17:53 +0100 | [diff] [blame] | 544 | * MDCR_EL2.HLP: Set to one so that event counter |
| 545 | * overflow, that is recorded in PMOVSCLR_EL0[0-30], |
| 546 | * occurs on the increment that changes |
| 547 | * PMEVCNTR<n>_EL0[63] from 1 to 0, when ARMv8.5-PMU is |
| 548 | * implemented. This bit is RES0 in versions of the |
| 549 | * architecture earlier than ARMv8.5, setting it to 1 |
| 550 | * doesn't have any effect on them. |
| 551 | * |
| 552 | * MDCR_EL2.TTRF: Set to zero so that access to Trace |
| 553 | * Filter Control register TRFCR_EL1 at EL1 is not |
| 554 | * trapped to EL2. This bit is RES0 in versions of |
| 555 | * the architecture earlier than ARMv8.4. |
| 556 | * |
| 557 | * MDCR_EL2.HPMD: Set to one so that event counting is |
| 558 | * prohibited at EL2. This bit is RES0 in versions of |
| 559 | * the architecture earlier than ARMv8.1, setting it |
| 560 | * to 1 doesn't have any effect on them. |
| 561 | * |
| 562 | * MDCR_EL2.TPMS: Set to zero so that accesses to |
| 563 | * Statistical Profiling control registers from EL1 |
| 564 | * do not trap to EL2. This bit is RES0 when SPE is |
| 565 | * not implemented. |
| 566 | * |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 567 | * MDCR_EL2.TDRA: Set to zero so that Non-secure EL0 and |
| 568 | * EL1 System register accesses to the Debug ROM |
| 569 | * registers are not trapped to EL2. |
| 570 | * |
| 571 | * MDCR_EL2.TDOSA: Set to zero so that Non-secure EL1 |
| 572 | * System register accesses to the powerdown debug |
| 573 | * registers are not trapped to EL2. |
| 574 | * |
| 575 | * MDCR_EL2.TDA: Set to zero so that System register |
| 576 | * accesses to the debug registers do not trap to EL2. |
| 577 | * |
| 578 | * MDCR_EL2.TDE: Set to zero so that debug exceptions |
| 579 | * are not routed to EL2. |
| 580 | * |
| 581 | * MDCR_EL2.HPME: Set to zero to disable EL2 Performance |
| 582 | * Monitors. |
| 583 | * |
| 584 | * MDCR_EL2.TPM: Set to zero so that Non-secure EL0 and |
| 585 | * EL1 accesses to all Performance Monitors registers |
| 586 | * are not trapped to EL2. |
| 587 | * |
| 588 | * MDCR_EL2.TPMCR: Set to zero so that Non-secure EL0 |
| 589 | * and EL1 accesses to the PMCR_EL0 or PMCR are not |
| 590 | * trapped to EL2. |
| 591 | * |
| 592 | * MDCR_EL2.HPMN: Set to value of PMCR_EL0.N which is the |
| 593 | * architecturally-defined reset value. |
Manish V Badarkhe | e1cccb4 | 2021-06-23 20:02:39 +0100 | [diff] [blame] | 594 | * |
| 595 | * MDCR_EL2.E2TB: Set to zero so that the trace Buffer |
| 596 | * owning exception level is NS-EL1 and, tracing is |
| 597 | * prohibited at NS-EL2. These bits are RES0 when |
| 598 | * FEAT_TRBE is not implemented. |
David Cunado | 5f55e28 | 2016-10-31 17:37:34 +0000 | [diff] [blame] | 599 | */ |
Alexei Fedorov | 503bbf3 | 2019-08-13 15:17:53 +0100 | [diff] [blame] | 600 | mdcr_el2 = ((MDCR_EL2_RESET_VAL | MDCR_EL2_HLP | |
| 601 | MDCR_EL2_HPMD) | |
| 602 | ((read_pmcr_el0() & PMCR_EL0_N_BITS) |
| 603 | >> PMCR_EL0_N_SHIFT)) & |
| 604 | ~(MDCR_EL2_TTRF | MDCR_EL2_TPMS | |
| 605 | MDCR_EL2_TDRA_BIT | MDCR_EL2_TDOSA_BIT | |
| 606 | MDCR_EL2_TDA_BIT | MDCR_EL2_TDE_BIT | |
| 607 | MDCR_EL2_HPME_BIT | MDCR_EL2_TPM_BIT | |
Manish V Badarkhe | e1cccb4 | 2021-06-23 20:02:39 +0100 | [diff] [blame] | 608 | MDCR_EL2_TPMCR_BIT | |
| 609 | MDCR_EL2_E2TB(MDCR_EL2_E2TB_EL1)); |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 610 | |
dp-arm | ee3457b | 2017-05-23 09:32:49 +0100 | [diff] [blame] | 611 | write_mdcr_el2(mdcr_el2); |
| 612 | |
David Cunado | c14b08e | 2016-11-25 00:21:59 +0000 | [diff] [blame] | 613 | /* |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 614 | * Initialise HSTR_EL2. All fields are architecturally |
| 615 | * UNKNOWN on reset. |
| 616 | * |
| 617 | * HSTR_EL2.T<n>: Set all these fields to zero so that |
| 618 | * Non-secure EL0 or EL1 accesses to System registers |
| 619 | * do not trap to EL2. |
David Cunado | c14b08e | 2016-11-25 00:21:59 +0000 | [diff] [blame] | 620 | */ |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 621 | write_hstr_el2(HSTR_EL2_RESET_VAL & ~(HSTR_EL2_T_MASK)); |
David Cunado | c14b08e | 2016-11-25 00:21:59 +0000 | [diff] [blame] | 622 | /* |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 623 | * Initialise CNTHP_CTL_EL2. All fields are |
| 624 | * architecturally UNKNOWN on reset. |
| 625 | * |
| 626 | * CNTHP_CTL_EL2:ENABLE: Set to zero to disable the EL2 |
| 627 | * physical timer and prevent timer interrupts. |
David Cunado | c14b08e | 2016-11-25 00:21:59 +0000 | [diff] [blame] | 628 | */ |
David Cunado | fee8653 | 2017-04-13 22:38:29 +0100 | [diff] [blame] | 629 | write_cnthp_ctl_el2(CNTHP_CTL_RESET_VAL & |
| 630 | ~(CNTHP_CTL_ENABLE_BIT)); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 631 | } |
Arunachalam Ganapathy | cac7d16 | 2021-07-08 09:35:57 +0100 | [diff] [blame] | 632 | enable_extensions_nonsecure(el2_unused, ctx); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 633 | } |
| 634 | |
Dimitris Papastamos | a7921b9 | 2017-10-13 15:27:58 +0100 | [diff] [blame] | 635 | cm_el1_sysregs_context_restore(security_state); |
| 636 | cm_set_next_eret_context(security_state); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 637 | } |
| 638 | |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 639 | #if CTX_INCLUDE_EL2_REGS |
| 640 | /******************************************************************************* |
| 641 | * Save EL2 sysreg context |
| 642 | ******************************************************************************/ |
| 643 | void cm_el2_sysregs_context_save(uint32_t security_state) |
| 644 | { |
| 645 | u_register_t scr_el3 = read_scr(); |
| 646 | |
| 647 | /* |
| 648 | * Always save the non-secure EL2 context, only save the |
| 649 | * S-EL2 context if S-EL2 is enabled. |
| 650 | */ |
| 651 | if ((security_state == NON_SECURE) || |
Ruari Phipps | 4283ed1 | 2020-07-28 11:26:29 +0100 | [diff] [blame] | 652 | ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 653 | cpu_context_t *ctx; |
| 654 | |
| 655 | ctx = cm_get_context(security_state); |
| 656 | assert(ctx != NULL); |
| 657 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 658 | el2_sysregs_context_save(get_el2_sysregs_ctx(ctx)); |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 659 | } |
| 660 | } |
| 661 | |
| 662 | /******************************************************************************* |
| 663 | * Restore EL2 sysreg context |
| 664 | ******************************************************************************/ |
| 665 | void cm_el2_sysregs_context_restore(uint32_t security_state) |
| 666 | { |
| 667 | u_register_t scr_el3 = read_scr(); |
| 668 | |
| 669 | /* |
| 670 | * Always restore the non-secure EL2 context, only restore the |
| 671 | * S-EL2 context if S-EL2 is enabled. |
| 672 | */ |
| 673 | if ((security_state == NON_SECURE) || |
Ruari Phipps | 4283ed1 | 2020-07-28 11:26:29 +0100 | [diff] [blame] | 674 | ((security_state == SECURE) && ((scr_el3 & SCR_EEL2_BIT) != 0U))) { |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 675 | cpu_context_t *ctx; |
| 676 | |
| 677 | ctx = cm_get_context(security_state); |
| 678 | assert(ctx != NULL); |
| 679 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 680 | el2_sysregs_context_restore(get_el2_sysregs_ctx(ctx)); |
Max Shvetsov | bdf502d | 2020-02-25 13:56:19 +0000 | [diff] [blame] | 681 | } |
| 682 | } |
| 683 | #endif /* CTX_INCLUDE_EL2_REGS */ |
| 684 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 685 | /******************************************************************************* |
Soby Mathew | 2ed46e9 | 2014-07-04 16:02:26 +0100 | [diff] [blame] | 686 | * The next four functions are used by runtime services to save and restore |
| 687 | * EL1 context on the 'cpu_context' structure for the specified security |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 688 | * state. |
| 689 | ******************************************************************************/ |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 690 | void cm_el1_sysregs_context_save(uint32_t security_state) |
| 691 | { |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 692 | cpu_context_t *ctx; |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 693 | |
Andrew Thoelke | a2f6553 | 2014-05-14 17:09:32 +0100 | [diff] [blame] | 694 | ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 695 | assert(ctx != NULL); |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 696 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 697 | el1_sysregs_context_save(get_el1_sysregs_ctx(ctx)); |
Dimitris Papastamos | a7921b9 | 2017-10-13 15:27:58 +0100 | [diff] [blame] | 698 | |
| 699 | #if IMAGE_BL31 |
| 700 | if (security_state == SECURE) |
| 701 | PUBLISH_EVENT(cm_exited_secure_world); |
| 702 | else |
| 703 | PUBLISH_EVENT(cm_exited_normal_world); |
| 704 | #endif |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 705 | } |
| 706 | |
| 707 | void cm_el1_sysregs_context_restore(uint32_t security_state) |
| 708 | { |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 709 | cpu_context_t *ctx; |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 710 | |
Andrew Thoelke | a2f6553 | 2014-05-14 17:09:32 +0100 | [diff] [blame] | 711 | ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 712 | assert(ctx != NULL); |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 713 | |
Max Shvetsov | c9e2c92 | 2020-02-17 16:15:47 +0000 | [diff] [blame] | 714 | el1_sysregs_context_restore(get_el1_sysregs_ctx(ctx)); |
Dimitris Papastamos | a7921b9 | 2017-10-13 15:27:58 +0100 | [diff] [blame] | 715 | |
| 716 | #if IMAGE_BL31 |
| 717 | if (security_state == SECURE) |
| 718 | PUBLISH_EVENT(cm_entering_secure_world); |
| 719 | else |
| 720 | PUBLISH_EVENT(cm_entering_normal_world); |
| 721 | #endif |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 722 | } |
| 723 | |
| 724 | /******************************************************************************* |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 725 | * This function populates ELR_EL3 member of 'cpu_context' pertaining to the |
| 726 | * given security state with the given entrypoint |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 727 | ******************************************************************************/ |
Soby Mathew | a0fedc4 | 2016-06-16 14:52:04 +0100 | [diff] [blame] | 728 | void cm_set_elr_el3(uint32_t security_state, uintptr_t entrypoint) |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 729 | { |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 730 | cpu_context_t *ctx; |
| 731 | el3_state_t *state; |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 732 | |
Andrew Thoelke | a2f6553 | 2014-05-14 17:09:32 +0100 | [diff] [blame] | 733 | ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 734 | assert(ctx != NULL); |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 735 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 736 | /* Populate EL3 state so that ERET jumps to the correct entry */ |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 737 | state = get_el3state_ctx(ctx); |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 738 | write_ctx_reg(state, CTX_ELR_EL3, entrypoint); |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 739 | } |
| 740 | |
| 741 | /******************************************************************************* |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 742 | * This function populates ELR_EL3 and SPSR_EL3 members of 'cpu_context' |
| 743 | * pertaining to the given security state |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 744 | ******************************************************************************/ |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 745 | void cm_set_elr_spsr_el3(uint32_t security_state, |
Soby Mathew | a0fedc4 | 2016-06-16 14:52:04 +0100 | [diff] [blame] | 746 | uintptr_t entrypoint, uint32_t spsr) |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 747 | { |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 748 | cpu_context_t *ctx; |
| 749 | el3_state_t *state; |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 750 | |
Andrew Thoelke | a2f6553 | 2014-05-14 17:09:32 +0100 | [diff] [blame] | 751 | ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 752 | assert(ctx != NULL); |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 753 | |
| 754 | /* Populate EL3 state so that ERET jumps to the correct entry */ |
| 755 | state = get_el3state_ctx(ctx); |
| 756 | write_ctx_reg(state, CTX_ELR_EL3, entrypoint); |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 757 | write_ctx_reg(state, CTX_SPSR_EL3, spsr); |
Achin Gupta | 607084e | 2014-02-09 18:24:19 +0000 | [diff] [blame] | 758 | } |
| 759 | |
| 760 | /******************************************************************************* |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 761 | * This function updates a single bit in the SCR_EL3 member of the 'cpu_context' |
| 762 | * pertaining to the given security state using the value and bit position |
| 763 | * specified in the parameters. It preserves all other bits. |
| 764 | ******************************************************************************/ |
| 765 | void cm_write_scr_el3_bit(uint32_t security_state, |
| 766 | uint32_t bit_pos, |
| 767 | uint32_t value) |
| 768 | { |
| 769 | cpu_context_t *ctx; |
| 770 | el3_state_t *state; |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 771 | u_register_t scr_el3; |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 772 | |
Andrew Thoelke | a2f6553 | 2014-05-14 17:09:32 +0100 | [diff] [blame] | 773 | ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 774 | assert(ctx != NULL); |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 775 | |
| 776 | /* Ensure that the bit position is a valid one */ |
Jimmy Brisson | ed20207 | 2020-08-04 16:18:52 -0500 | [diff] [blame] | 777 | assert(((1UL << bit_pos) & SCR_VALID_BIT_MASK) != 0U); |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 778 | |
| 779 | /* Ensure that the 'value' is only a bit wide */ |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 780 | assert(value <= 1U); |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 781 | |
| 782 | /* |
| 783 | * Get the SCR_EL3 value from the cpu context, clear the desired bit |
| 784 | * and set it to its new value. |
| 785 | */ |
| 786 | state = get_el3state_ctx(ctx); |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 787 | scr_el3 = read_ctx_reg(state, CTX_SCR_EL3); |
Jimmy Brisson | ed20207 | 2020-08-04 16:18:52 -0500 | [diff] [blame] | 788 | scr_el3 &= ~(1UL << bit_pos); |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 789 | scr_el3 |= (u_register_t)value << bit_pos; |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 790 | write_ctx_reg(state, CTX_SCR_EL3, scr_el3); |
| 791 | } |
| 792 | |
| 793 | /******************************************************************************* |
| 794 | * This function retrieves SCR_EL3 member of 'cpu_context' pertaining to the |
| 795 | * given security state. |
| 796 | ******************************************************************************/ |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 797 | u_register_t cm_get_scr_el3(uint32_t security_state) |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 798 | { |
| 799 | cpu_context_t *ctx; |
| 800 | el3_state_t *state; |
| 801 | |
Andrew Thoelke | a2f6553 | 2014-05-14 17:09:32 +0100 | [diff] [blame] | 802 | ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 803 | assert(ctx != NULL); |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 804 | |
| 805 | /* Populate EL3 state so that ERET jumps to the correct entry */ |
| 806 | state = get_el3state_ctx(ctx); |
Louis Mayencourt | 1c819c3 | 2020-01-24 13:30:28 +0000 | [diff] [blame] | 807 | return read_ctx_reg(state, CTX_SCR_EL3); |
Achin Gupta | 27b895e | 2014-05-04 18:38:28 +0100 | [diff] [blame] | 808 | } |
| 809 | |
| 810 | /******************************************************************************* |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 811 | * This function is used to program the context that's used for exception |
| 812 | * return. This initializes the SP_EL3 to a pointer to a 'cpu_context' set for |
| 813 | * the required security state |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 814 | ******************************************************************************/ |
| 815 | void cm_set_next_eret_context(uint32_t security_state) |
| 816 | { |
Dan Handley | e2712bc | 2014-04-10 15:37:22 +0100 | [diff] [blame] | 817 | cpu_context_t *ctx; |
Jeenu Viswambharan | caa8493 | 2014-02-06 10:36:15 +0000 | [diff] [blame] | 818 | |
Andrew Thoelke | a2f6553 | 2014-05-14 17:09:32 +0100 | [diff] [blame] | 819 | ctx = cm_get_context(security_state); |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 820 | assert(ctx != NULL); |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 821 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 822 | cm_set_next_context(ctx); |
Achin Gupta | 7aea908 | 2014-02-01 07:51:28 +0000 | [diff] [blame] | 823 | } |