blob: 7222b9dc741098cc23ef8a4863cbc0d2c1e2cbd3 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00007#ifndef ARCH_HELPERS_H
8#define ARCH_HELPERS_H
Achin Gupta4f6ad662013-10-25 09:08:21 +01009
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000010#include <arch.h>
11#include <cdefs.h>
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000012#include <stdbool.h>
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010013#include <stdint.h>
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010014#include <string.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010015
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010016/**********************************************************************
17 * Macros which create inline functions to read or write CPU system
18 * registers
19 *********************************************************************/
20
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000021#define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090022static inline u_register_t read_ ## _name(void) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000023{ \
Masahiro Yamada6292d772018-02-02 21:19:17 +090024 u_register_t v; \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000025 __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \
26 return v; \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010027}
28
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000029#define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090030static inline void write_ ## _name(u_register_t v) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000031{ \
32 __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010033}
34
Roberto Vargasc51cdb72017-09-18 09:53:25 +010035#define SYSREG_WRITE_CONST(reg_name, v) \
36 __asm__ volatile ("msr " #reg_name ", %0" : : "i" (v))
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010037
38/* Define read function for system register */
39#define DEFINE_SYSREG_READ_FUNC(_name) \
40 _DEFINE_SYSREG_READ_FUNC(_name, _name)
41
42/* Define read & write function for system register */
43#define DEFINE_SYSREG_RW_FUNCS(_name) \
44 _DEFINE_SYSREG_READ_FUNC(_name, _name) \
45 _DEFINE_SYSREG_WRITE_FUNC(_name, _name)
46
47/* Define read & write function for renamed system register */
48#define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \
49 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
50 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
51
Achin Gupta92712a52015-09-03 14:18:02 +010052/* Define read function for renamed system register */
53#define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \
54 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name)
55
56/* Define write function for renamed system register */
57#define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \
58 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
59
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010060/**********************************************************************
61 * Macros to create inline functions for system instructions
62 *********************************************************************/
63
64/* Define function for simple system instruction */
65#define DEFINE_SYSOP_FUNC(_op) \
Juan Castillo2d552402014-06-13 17:05:10 +010066static inline void _op(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010067{ \
68 __asm__ (#_op); \
69}
70
71/* Define function for system instruction with type specifier */
72#define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \
Juan Castillo2d552402014-06-13 17:05:10 +010073static inline void _op ## _type(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010074{ \
75 __asm__ (#_op " " #_type); \
76}
77
78/* Define function for system instruction with register parameter */
79#define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \
80static inline void _op ## _type(uint64_t v) \
81{ \
82 __asm__ (#_op " " #_type ", %0" : : "r" (v)); \
83}
Achin Gupta4f6ad662013-10-25 09:08:21 +010084
85/*******************************************************************************
86 * TLB maintenance accessor prototypes
87 ******************************************************************************/
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +000088
89#if ERRATA_A57_813419
90/*
91 * Define function for TLBI instruction with type specifier that implements
92 * the workaround for errata 813419 of Cortex-A57.
93 */
94#define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(_type)\
95static inline void tlbi ## _type(void) \
96{ \
97 __asm__("tlbi " #_type "\n" \
98 "dsb ish\n" \
99 "tlbi " #_type); \
100}
101
102/*
103 * Define function for TLBI instruction with register parameter that implements
104 * the workaround for errata 813419 of Cortex-A57.
105 */
106#define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(_type) \
107static inline void tlbi ## _type(uint64_t v) \
108{ \
109 __asm__("tlbi " #_type ", %0\n" \
110 "dsb ish\n" \
111 "tlbi " #_type ", %0" : : "r" (v)); \
112}
113#endif /* ERRATA_A57_813419 */
114
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100115DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
116DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
117DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
118DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000119#if ERRATA_A57_813419
120DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3)
121DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3is)
122#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100123DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3)
124DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000125#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100126DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100127
Antonio Nino Diazac998032017-02-27 17:23:54 +0000128DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
129DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
130DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
131DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000132#if ERRATA_A57_813419
133DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vae3is)
134DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vale3is)
135#else
Antonio Nino Diazac998032017-02-27 17:23:54 +0000136DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae3is)
137DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000138#endif
Antonio Nino Diazac998032017-02-27 17:23:54 +0000139
Achin Gupta4f6ad662013-10-25 09:08:21 +0100140/*******************************************************************************
141 * Cache maintenance accessor prototypes
142 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100143DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw)
144DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw)
145DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw)
146DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac)
147DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac)
148DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac)
149DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau)
150DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva)
151
Varun Wadekar97625e32015-03-13 14:59:03 +0530152/*******************************************************************************
153 * Address translation accessor prototypes
154 ******************************************************************************/
155DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r)
156DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w)
157DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r)
158DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w)
Douglas Raillard77414632018-08-21 12:54:45 +0100159DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e1r)
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100160DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e2r)
Douglas Raillard77414632018-08-21 12:54:45 +0100161DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e3r)
Varun Wadekar97625e32015-03-13 14:59:03 +0530162
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000163void flush_dcache_range(uintptr_t addr, size_t size);
164void clean_dcache_range(uintptr_t addr, size_t size);
165void inv_dcache_range(uintptr_t addr, size_t size);
166
167void dcsw_op_louis(u_register_t op_type);
168void dcsw_op_all(u_register_t op_type);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100169
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100170void disable_mmu_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100171void disable_mmu_el3(void);
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100172void disable_mmu_icache_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100173void disable_mmu_icache_el3(void);
Andrew Thoelke438c63a2014-04-28 12:06:18 +0100174
Achin Gupta4f6ad662013-10-25 09:08:21 +0100175/*******************************************************************************
176 * Misc. accessor prototypes
177 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +0100178
Roberto Vargasc51cdb72017-09-18 09:53:25 +0100179#define write_daifclr(val) SYSREG_WRITE_CONST(daifclr, val)
180#define write_daifset(val) SYSREG_WRITE_CONST(daifset, val)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100181
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000182DEFINE_SYSREG_RW_FUNCS(par_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100183DEFINE_SYSREG_READ_FUNC(id_pfr1_el1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000184DEFINE_SYSREG_READ_FUNC(id_aa64isar1_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100185DEFINE_SYSREG_READ_FUNC(id_aa64pfr0_el1)
dp-armee3457b2017-05-23 09:32:49 +0100186DEFINE_SYSREG_READ_FUNC(id_aa64dfr0_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100187DEFINE_SYSREG_READ_FUNC(CurrentEl)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000188DEFINE_SYSREG_READ_FUNC(ctr_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100189DEFINE_SYSREG_RW_FUNCS(daif)
190DEFINE_SYSREG_RW_FUNCS(spsr_el1)
191DEFINE_SYSREG_RW_FUNCS(spsr_el2)
192DEFINE_SYSREG_RW_FUNCS(spsr_el3)
193DEFINE_SYSREG_RW_FUNCS(elr_el1)
194DEFINE_SYSREG_RW_FUNCS(elr_el2)
195DEFINE_SYSREG_RW_FUNCS(elr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100196
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100197DEFINE_SYSOP_FUNC(wfi)
198DEFINE_SYSOP_FUNC(wfe)
199DEFINE_SYSOP_FUNC(sev)
200DEFINE_SYSOP_TYPE_FUNC(dsb, sy)
Soby Mathewed995662014-12-30 16:11:42 +0000201DEFINE_SYSOP_TYPE_FUNC(dmb, sy)
Juan Castillo2e86cb12016-01-13 15:01:09 +0000202DEFINE_SYSOP_TYPE_FUNC(dmb, st)
203DEFINE_SYSOP_TYPE_FUNC(dmb, ld)
Soby Mathewed995662014-12-30 16:11:42 +0000204DEFINE_SYSOP_TYPE_FUNC(dsb, ish)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100205DEFINE_SYSOP_TYPE_FUNC(dsb, nsh)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000206DEFINE_SYSOP_TYPE_FUNC(dsb, ishst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000207DEFINE_SYSOP_TYPE_FUNC(dmb, oshld)
208DEFINE_SYSOP_TYPE_FUNC(dmb, oshst)
209DEFINE_SYSOP_TYPE_FUNC(dmb, osh)
210DEFINE_SYSOP_TYPE_FUNC(dmb, nshld)
211DEFINE_SYSOP_TYPE_FUNC(dmb, nshst)
212DEFINE_SYSOP_TYPE_FUNC(dmb, nsh)
213DEFINE_SYSOP_TYPE_FUNC(dmb, ishld)
Jeenu Viswambharan62505072017-09-22 08:32:09 +0100214DEFINE_SYSOP_TYPE_FUNC(dmb, ishst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000215DEFINE_SYSOP_TYPE_FUNC(dmb, ish)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100216DEFINE_SYSOP_FUNC(isb)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100217
Antonio Nino Diazb4e3e4b2018-11-23 15:04:01 +0000218static inline void enable_irq(void)
219{
220 /*
221 * The compiler memory barrier will prevent the compiler from
222 * scheduling non-volatile memory access after the write to the
223 * register.
224 *
225 * This could happen if some initialization code issues non-volatile
226 * accesses to an area used by an interrupt handler, in the assumption
227 * that it is safe as the interrupts are disabled at the time it does
228 * that (according to program order). However, non-volatile accesses
229 * are not necessarily in program order relatively with volatile inline
230 * assembly statements (and volatile accesses).
231 */
232 COMPILER_BARRIER();
233 write_daifclr(DAIF_IRQ_BIT);
234 isb();
235}
236
237static inline void enable_fiq(void)
238{
239 COMPILER_BARRIER();
240 write_daifclr(DAIF_FIQ_BIT);
241 isb();
242}
243
244static inline void enable_serror(void)
245{
246 COMPILER_BARRIER();
247 write_daifclr(DAIF_ABT_BIT);
248 isb();
249}
250
251static inline void enable_debug_exceptions(void)
252{
253 COMPILER_BARRIER();
254 write_daifclr(DAIF_DBG_BIT);
255 isb();
256}
257
258static inline void disable_irq(void)
259{
260 COMPILER_BARRIER();
261 write_daifset(DAIF_IRQ_BIT);
262 isb();
263}
264
265static inline void disable_fiq(void)
266{
267 COMPILER_BARRIER();
268 write_daifset(DAIF_FIQ_BIT);
269 isb();
270}
271
272static inline void disable_serror(void)
273{
274 COMPILER_BARRIER();
275 write_daifset(DAIF_ABT_BIT);
276 isb();
277}
278
279static inline void disable_debug_exceptions(void)
280{
281 COMPILER_BARRIER();
282 write_daifset(DAIF_DBG_BIT);
283 isb();
284}
285
Antonio Nino Diaz13344de2018-11-23 13:54:41 +0000286#if !ERROR_DEPRECATED
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100287uint32_t get_afflvl_shift(uint32_t);
288uint32_t mpidr_mask_lower_afflvls(uint64_t, uint32_t);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100289
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100290void __dead2 eret(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
291 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
Antonio Nino Diaz13344de2018-11-23 13:54:41 +0000292#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100293void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
294 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100295
296/*******************************************************************************
297 * System register accessor prototypes
298 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100299DEFINE_SYSREG_READ_FUNC(midr_el1)
300DEFINE_SYSREG_READ_FUNC(mpidr_el1)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000301DEFINE_SYSREG_READ_FUNC(id_aa64mmfr0_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100302
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100303DEFINE_SYSREG_RW_FUNCS(scr_el3)
304DEFINE_SYSREG_RW_FUNCS(hcr_el2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100305
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100306DEFINE_SYSREG_RW_FUNCS(vbar_el1)
307DEFINE_SYSREG_RW_FUNCS(vbar_el2)
308DEFINE_SYSREG_RW_FUNCS(vbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100309
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100310DEFINE_SYSREG_RW_FUNCS(sctlr_el1)
311DEFINE_SYSREG_RW_FUNCS(sctlr_el2)
312DEFINE_SYSREG_RW_FUNCS(sctlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100313
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100314DEFINE_SYSREG_RW_FUNCS(actlr_el1)
315DEFINE_SYSREG_RW_FUNCS(actlr_el2)
316DEFINE_SYSREG_RW_FUNCS(actlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100317
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100318DEFINE_SYSREG_RW_FUNCS(esr_el1)
319DEFINE_SYSREG_RW_FUNCS(esr_el2)
320DEFINE_SYSREG_RW_FUNCS(esr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100321
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100322DEFINE_SYSREG_RW_FUNCS(afsr0_el1)
323DEFINE_SYSREG_RW_FUNCS(afsr0_el2)
324DEFINE_SYSREG_RW_FUNCS(afsr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100325
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100326DEFINE_SYSREG_RW_FUNCS(afsr1_el1)
327DEFINE_SYSREG_RW_FUNCS(afsr1_el2)
328DEFINE_SYSREG_RW_FUNCS(afsr1_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100329
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100330DEFINE_SYSREG_RW_FUNCS(far_el1)
331DEFINE_SYSREG_RW_FUNCS(far_el2)
332DEFINE_SYSREG_RW_FUNCS(far_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100333
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100334DEFINE_SYSREG_RW_FUNCS(mair_el1)
335DEFINE_SYSREG_RW_FUNCS(mair_el2)
336DEFINE_SYSREG_RW_FUNCS(mair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100337
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100338DEFINE_SYSREG_RW_FUNCS(amair_el1)
339DEFINE_SYSREG_RW_FUNCS(amair_el2)
340DEFINE_SYSREG_RW_FUNCS(amair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100341
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100342DEFINE_SYSREG_READ_FUNC(rvbar_el1)
343DEFINE_SYSREG_READ_FUNC(rvbar_el2)
344DEFINE_SYSREG_READ_FUNC(rvbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100345
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100346DEFINE_SYSREG_RW_FUNCS(rmr_el1)
347DEFINE_SYSREG_RW_FUNCS(rmr_el2)
348DEFINE_SYSREG_RW_FUNCS(rmr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100349
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100350DEFINE_SYSREG_RW_FUNCS(tcr_el1)
351DEFINE_SYSREG_RW_FUNCS(tcr_el2)
352DEFINE_SYSREG_RW_FUNCS(tcr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100353
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100354DEFINE_SYSREG_RW_FUNCS(ttbr0_el1)
355DEFINE_SYSREG_RW_FUNCS(ttbr0_el2)
356DEFINE_SYSREG_RW_FUNCS(ttbr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100357
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100358DEFINE_SYSREG_RW_FUNCS(ttbr1_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100359
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000360DEFINE_SYSREG_RW_FUNCS(vttbr_el2)
361
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100362DEFINE_SYSREG_RW_FUNCS(cptr_el2)
363DEFINE_SYSREG_RW_FUNCS(cptr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100364
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100365DEFINE_SYSREG_RW_FUNCS(cpacr_el1)
366DEFINE_SYSREG_RW_FUNCS(cntfrq_el0)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000367DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2)
368DEFINE_SYSREG_RW_FUNCS(cnthp_tval_el2)
369DEFINE_SYSREG_RW_FUNCS(cnthp_cval_el2)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100370DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1)
371DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1)
372DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000373DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0)
374DEFINE_SYSREG_RW_FUNCS(cntp_tval_el0)
375DEFINE_SYSREG_RW_FUNCS(cntp_cval_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100376DEFINE_SYSREG_READ_FUNC(cntpct_el0)
377DEFINE_SYSREG_RW_FUNCS(cnthctl_el2)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100378
Antonio Nino Diazdc4ed3d2018-11-23 13:54:00 +0000379#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
380 CNTP_CTL_ENABLE_MASK)
381#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
382 CNTP_CTL_IMASK_MASK)
383#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
384 CNTP_CTL_ISTATUS_MASK)
385
386#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
387#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
388
389#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
390#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
391
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100392DEFINE_SYSREG_RW_FUNCS(tpidr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100393
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100394DEFINE_SYSREG_RW_FUNCS(cntvoff_el2)
395
Andrew Thoelke4e126072014-06-04 21:10:52 +0100396DEFINE_SYSREG_RW_FUNCS(vpidr_el2)
397DEFINE_SYSREG_RW_FUNCS(vmpidr_el2)
398
Soby Mathew26fb90e2015-01-06 21:36:55 +0000399DEFINE_SYSREG_READ_FUNC(isr_el1)
400
David Cunado5f55e282016-10-31 17:37:34 +0000401DEFINE_SYSREG_RW_FUNCS(mdcr_el2)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100402DEFINE_SYSREG_RW_FUNCS(mdcr_el3)
David Cunadoc14b08e2016-11-25 00:21:59 +0000403DEFINE_SYSREG_RW_FUNCS(hstr_el2)
David Cunado4168f2f2017-10-02 17:41:39 +0100404DEFINE_SYSREG_RW_FUNCS(pmcr_el0)
David Cunado5f55e282016-10-31 17:37:34 +0000405
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000406/* GICv3 System Registers */
407
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100408DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1)
409DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2)
410DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3)
411DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1)
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100412DEFINE_RENAME_SYSREG_READ_FUNC(icc_rpr_el1, ICC_RPR_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100413DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000414DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100415DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1)
416DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1)
417DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1)
418DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1)
419DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1)
420DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1)
421DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100422DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_sgi0r_el1, ICC_SGI0R_EL1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000423DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sgi1r, ICC_SGI1R)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100424
Dimitris Papastamos525c37a2017-11-13 09:49:45 +0000425DEFINE_RENAME_SYSREG_RW_FUNCS(amcgcr_el0, AMCGCR_EL0)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100426DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr0_el0, AMCNTENCLR0_EL0)
427DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset0_el0, AMCNTENSET0_EL0)
428DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr1_el0, AMCNTENCLR1_EL0)
429DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset1_el0, AMCNTENSET1_EL0)
430
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100431DEFINE_RENAME_SYSREG_READ_FUNC(mpamidr_el1, MPAMIDR_EL1)
432DEFINE_RENAME_SYSREG_RW_FUNCS(mpam3_el3, MPAM3_EL3)
433DEFINE_RENAME_SYSREG_RW_FUNCS(mpam2_el2, MPAM2_EL2)
434DEFINE_RENAME_SYSREG_RW_FUNCS(mpamhcr_el2, MPAMHCR_EL2)
435
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100436DEFINE_RENAME_SYSREG_RW_FUNCS(pmblimitr_el1, PMBLIMITR_EL1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100437
David Cunadoce88eee2017-10-20 11:30:57 +0100438DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el3, ZCR_EL3)
439DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el2, ZCR_EL2)
440
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +0000441DEFINE_RENAME_SYSREG_READ_FUNC(erridr_el1, ERRIDR_EL1)
442DEFINE_RENAME_SYSREG_WRITE_FUNC(errselr_el1, ERRSELR_EL1)
443
444DEFINE_RENAME_SYSREG_READ_FUNC(erxfr_el1, ERXFR_EL1)
445DEFINE_RENAME_SYSREG_RW_FUNCS(erxctlr_el1, ERXCTLR_EL1)
446DEFINE_RENAME_SYSREG_RW_FUNCS(erxstatus_el1, ERXSTATUS_EL1)
447DEFINE_RENAME_SYSREG_READ_FUNC(erxaddr_el1, ERXADDR_EL1)
448DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc0_el1, ERXMISC0_EL1)
449DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc1_el1, ERXMISC1_EL1)
450
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000451/* Armv8.3 Pointer Authentication Registers */
452DEFINE_RENAME_SYSREG_RW_FUNCS(apgakeylo_el1, APGAKeyLo_EL1)
453
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100454#define IS_IN_EL(x) \
455 (GET_EL(read_CurrentEl()) == MODE_EL##x)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100456
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100457#define IS_IN_EL1() IS_IN_EL(1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000458#define IS_IN_EL2() IS_IN_EL(2)
Douglas Raillard77414632018-08-21 12:54:45 +0100459#define IS_IN_EL3() IS_IN_EL(3)
460
461static inline unsigned int get_current_el(void)
462{
463 return GET_EL(read_CurrentEl());
464}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100465
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000466/*
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000467 * Check if an EL is implemented from AA64PFR0 register fields.
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000468 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000469static inline uint64_t el_implemented(unsigned int el)
470{
471 if (el > 3U) {
472 return EL_IMPL_NONE;
473 } else {
474 unsigned int shift = ID_AA64PFR0_EL1_SHIFT * el;
475
476 return (read_id_aa64pfr0_el1() >> shift) & ID_AA64PFR0_ELX_MASK;
477 }
478}
479
480#if !ERROR_DEPRECATED
481#define EL_IMPLEMENTED(_el) el_implemented(_el)
482#endif
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000483
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100484/* Previously defined accesor functions with incomplete register names */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100485
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100486#define read_current_el() read_CurrentEl()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100487
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100488#define dsb() dsbsy()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100489
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100490#define read_midr() read_midr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100491
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100492#define read_mpidr() read_mpidr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100493
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100494#define read_scr() read_scr_el3()
495#define write_scr(_v) write_scr_el3(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100496
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100497#define read_hcr() read_hcr_el2()
498#define write_hcr(_v) write_hcr_el2(_v)
Sandrine Bailleux25232af2014-05-09 11:23:11 +0100499
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100500#define read_cpacr() read_cpacr_el1()
501#define write_cpacr(_v) write_cpacr_el1(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100502
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000503#endif /* ARCH_HELPERS_H */