blob: b0ad93b03d8745a1d5db6426919b8442fed7dc50 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Sona Mathew29080bb2025-02-03 00:42:47 -06002 * Copyright (c) 2013-2025, Arm Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00007#ifndef ARCH_HELPERS_H
8#define ARCH_HELPERS_H
Achin Gupta4f6ad662013-10-25 09:08:21 +01009
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000010#include <cdefs.h>
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000011#include <stdbool.h>
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010012#include <stdint.h>
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010013#include <string.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010014
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <arch.h>
Govindraj Rajae63794e2024-09-06 15:43:43 +010016#include <lib/extensions/sysreg128.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000017
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010018/**********************************************************************
19 * Macros which create inline functions to read or write CPU system
20 * registers
21 *********************************************************************/
22
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000023#define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090024static inline u_register_t read_ ## _name(void) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000025{ \
Masahiro Yamada6292d772018-02-02 21:19:17 +090026 u_register_t v; \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000027 __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \
28 return v; \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010029}
30
Andre Przywara23b57bb2022-11-14 10:39:48 +000031#define _DEFINE_SYSREG_READ_FUNC_NV(_name, _reg_name) \
32static inline u_register_t read_ ## _name(void) \
33{ \
34 u_register_t v; \
35 __asm__ ("mrs %0, " #_reg_name : "=r" (v)); \
36 return v; \
37}
38
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000039#define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090040static inline void write_ ## _name(u_register_t v) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000041{ \
42 __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010043}
44
Roberto Vargasc51cdb72017-09-18 09:53:25 +010045#define SYSREG_WRITE_CONST(reg_name, v) \
46 __asm__ volatile ("msr " #reg_name ", %0" : : "i" (v))
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010047
48/* Define read function for system register */
49#define DEFINE_SYSREG_READ_FUNC(_name) \
50 _DEFINE_SYSREG_READ_FUNC(_name, _name)
51
52/* Define read & write function for system register */
53#define DEFINE_SYSREG_RW_FUNCS(_name) \
54 _DEFINE_SYSREG_READ_FUNC(_name, _name) \
55 _DEFINE_SYSREG_WRITE_FUNC(_name, _name)
56
57/* Define read & write function for renamed system register */
58#define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \
59 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
60 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
61
Achin Gupta92712a52015-09-03 14:18:02 +010062/* Define read function for renamed system register */
63#define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \
64 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name)
65
66/* Define write function for renamed system register */
67#define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \
68 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
69
Andre Przywara23b57bb2022-11-14 10:39:48 +000070/* Define read function for ID register (w/o volatile qualifier) */
71#define DEFINE_IDREG_READ_FUNC(_name) \
72 _DEFINE_SYSREG_READ_FUNC_NV(_name, _name)
73
74/* Define read function for renamed ID register (w/o volatile qualifier) */
75#define DEFINE_RENAME_IDREG_READ_FUNC(_name, _reg_name) \
76 _DEFINE_SYSREG_READ_FUNC_NV(_name, _reg_name)
77
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010078/**********************************************************************
79 * Macros to create inline functions for system instructions
80 *********************************************************************/
81
82/* Define function for simple system instruction */
83#define DEFINE_SYSOP_FUNC(_op) \
Juan Castillo2d552402014-06-13 17:05:10 +010084static inline void _op(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010085{ \
86 __asm__ (#_op); \
87}
88
Alexei Fedorovb8f26e92020-02-06 17:11:03 +000089/* Define function for system instruction with register parameter */
90#define DEFINE_SYSOP_PARAM_FUNC(_op) \
91static inline void _op(uint64_t v) \
92{ \
93 __asm__ (#_op " %0" : : "r" (v)); \
94}
95
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010096/* Define function for system instruction with type specifier */
97#define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \
Juan Castillo2d552402014-06-13 17:05:10 +010098static inline void _op ## _type(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010099{ \
Andre Przywara5c29cba2020-10-16 18:19:03 +0100100 __asm__ (#_op " " #_type : : : "memory"); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100101}
102
103/* Define function for system instruction with register parameter */
104#define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \
105static inline void _op ## _type(uint64_t v) \
106{ \
107 __asm__ (#_op " " #_type ", %0" : : "r" (v)); \
108}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100109
110/*******************************************************************************
111 * TLB maintenance accessor prototypes
112 ******************************************************************************/
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000113
Soby Mathew16d006b2019-05-03 13:17:56 +0100114#if ERRATA_A57_813419 || ERRATA_A76_1286807
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000115/*
116 * Define function for TLBI instruction with type specifier that implements
Soby Mathew16d006b2019-05-03 13:17:56 +0100117 * the workaround for errata 813419 of Cortex-A57 or errata 1286807 of
118 * Cortex-A76.
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000119 */
Soby Mathew16d006b2019-05-03 13:17:56 +0100120#define DEFINE_TLBIOP_ERRATA_TYPE_FUNC(_type)\
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000121static inline void tlbi ## _type(void) \
122{ \
123 __asm__("tlbi " #_type "\n" \
124 "dsb ish\n" \
125 "tlbi " #_type); \
126}
127
128/*
129 * Define function for TLBI instruction with register parameter that implements
Soby Mathew16d006b2019-05-03 13:17:56 +0100130 * the workaround for errata 813419 of Cortex-A57 or errata 1286807 of
131 * Cortex-A76.
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000132 */
Soby Mathew16d006b2019-05-03 13:17:56 +0100133#define DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(_type) \
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000134static inline void tlbi ## _type(uint64_t v) \
135{ \
136 __asm__("tlbi " #_type ", %0\n" \
137 "dsb ish\n" \
138 "tlbi " #_type ", %0" : : "r" (v)); \
139}
140#endif /* ERRATA_A57_813419 */
141
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000142#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
143/*
144 * Define function for DC instruction with register parameter that enables
145 * the workaround for errata 819472, 824069 and 827319 of Cortex-A53.
146 */
147#define DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(_name, _type) \
148static inline void dc ## _name(uint64_t v) \
149{ \
150 __asm__("dc " #_type ", %0" : : "r" (v)); \
151}
152#endif /* ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319 */
153
Soby Mathew16d006b2019-05-03 13:17:56 +0100154#if ERRATA_A57_813419
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100155DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
156DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
157DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
158DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Soby Mathew16d006b2019-05-03 13:17:56 +0100159DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3)
160DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3is)
161DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
162#elif ERRATA_A76_1286807
163DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle1)
164DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle1is)
165DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle2)
166DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle2is)
167DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3)
168DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3is)
169DEFINE_TLBIOP_ERRATA_TYPE_FUNC(vmalle1)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000170#else
Soby Mathew16d006b2019-05-03 13:17:56 +0100171DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
172DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
173DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
174DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100175DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3)
176DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is)
177DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
Soby Mathew16d006b2019-05-03 13:17:56 +0100178#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179
Soby Mathew16d006b2019-05-03 13:17:56 +0100180#if ERRATA_A57_813419
Antonio Nino Diazac998032017-02-27 17:23:54 +0000181DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
182DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
183DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
184DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Soby Mathew16d006b2019-05-03 13:17:56 +0100185DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae3is)
186DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale3is)
187#elif ERRATA_A76_1286807
188DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vaae1is)
189DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vaale1is)
190DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae2is)
191DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale2is)
192DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae3is)
193DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000194#else
Soby Mathew16d006b2019-05-03 13:17:56 +0100195DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
196DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
197DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
198DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000199DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae3is)
200DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000201#endif
Antonio Nino Diazac998032017-02-27 17:23:54 +0000202
Achin Gupta4f6ad662013-10-25 09:08:21 +0100203/*******************************************************************************
204 * Cache maintenance accessor prototypes
205 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100206DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw)
207DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000208#if ERRATA_A53_827319
209DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(csw, cisw)
210#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100211DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000212#endif
213#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
214DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(cvac, civac)
215#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100216DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000217#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100218DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac)
219DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000220#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
221DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(cvau, civac)
222#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100223DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000224#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100225DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva)
226
Varun Wadekar97625e32015-03-13 14:59:03 +0530227/*******************************************************************************
228 * Address translation accessor prototypes
229 ******************************************************************************/
230DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r)
231DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w)
232DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r)
233DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w)
Douglas Raillard77414632018-08-21 12:54:45 +0100234DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e1r)
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100235DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e2r)
Douglas Raillard77414632018-08-21 12:54:45 +0100236DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e3r)
Varun Wadekar97625e32015-03-13 14:59:03 +0530237
Alexei Fedorovb8f26e92020-02-06 17:11:03 +0000238/*******************************************************************************
239 * Strip Pointer Authentication Code
240 ******************************************************************************/
Boyan Karatotevaebc7e92025-04-02 11:16:18 +0100241static inline u_register_t xpaci(u_register_t arg)
242{
Andre Przywara6e3195b2025-04-16 17:32:01 +0100243 __asm__ (".arch armv8.3-a\n"
244 "xpaci %0\n"
245 : "+r" (arg));
Boyan Karatotevaebc7e92025-04-02 11:16:18 +0100246
Andre Przywara6e3195b2025-04-16 17:32:01 +0100247 return arg;
Boyan Karatotevaebc7e92025-04-02 11:16:18 +0100248}
Alexei Fedorovb8f26e92020-02-06 17:11:03 +0000249
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000250void flush_dcache_range(uintptr_t addr, size_t size);
Robert Wakim48e6b572021-10-21 15:39:56 +0100251void flush_dcache_to_popa_range(uintptr_t addr, size_t size);
Olivier Deprezc80d0de2024-01-17 15:12:04 +0100252void flush_dcache_to_popa_range_mte2(uintptr_t addr, size_t size);
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000253void clean_dcache_range(uintptr_t addr, size_t size);
254void inv_dcache_range(uintptr_t addr, size_t size);
Masahiro Yamada019b4f82020-04-02 15:35:19 +0900255bool is_dcache_enabled(void);
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000256
257void dcsw_op_louis(u_register_t op_type);
258void dcsw_op_all(u_register_t op_type);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100259
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100260void disable_mmu_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100261void disable_mmu_el3(void);
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600262void disable_mpu_el2(void);
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100263void disable_mmu_icache_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100264void disable_mmu_icache_el3(void);
laurenw-arm56f1e3e2021-03-03 14:19:38 -0600265void disable_mpu_icache_el2(void);
Andrew Thoelke438c63a2014-04-28 12:06:18 +0100266
Achin Gupta4f6ad662013-10-25 09:08:21 +0100267/*******************************************************************************
268 * Misc. accessor prototypes
269 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +0100270
Roberto Vargasc51cdb72017-09-18 09:53:25 +0100271#define write_daifclr(val) SYSREG_WRITE_CONST(daifclr, val)
272#define write_daifset(val) SYSREG_WRITE_CONST(daifset, val)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100273
Govindraj Raja82076072025-03-07 09:30:42 -0600274
275#if ENABLE_FEAT_D128 && !defined(SPD_tspd)
276/* Don't use mrrs/msrr read/write implementation with tspd,
277 * While using SPD=tspd, tspd compiles with current arch_helpers
278 * thus trying to use mrrs/msrr read/write from Secure-world.
279 * SCR_EL3.D128en is set only for Non-Secure world, which may cause
280 * panic while using mrrs/msrr from tspd secure world.
281 */
Govindraj Rajae63794e2024-09-06 15:43:43 +0100282DECLARE_SYSREG128_RW_FUNCS(par_el1)
Govindraj Raja82076072025-03-07 09:30:42 -0600283
284DECLARE_SYSREG128_RW_FUNCS(ttbr0_el1)
285DECLARE_SYSREG128_RW_FUNCS(ttbr1_el1)
286
287DECLARE_SYSREG128_RW_FUNCS(ttbr0_el2)
288DECLARE_SYSREG128_RW_FUNCS(ttbr1_el2)
289DECLARE_SYSREG128_RW_FUNCS(vttbr_el2)
290
291/* FEAT_THE Registers */
292DECLARE_SYSREG128_RW_FUNCS(rcwmask_el1)
293DECLARE_SYSREG128_RW_FUNCS(rcwsmask_el1)
Govindraj Rajae63794e2024-09-06 15:43:43 +0100294#else
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000295DEFINE_SYSREG_RW_FUNCS(par_el1)
Govindraj Raja82076072025-03-07 09:30:42 -0600296
297DEFINE_SYSREG_RW_FUNCS(ttbr0_el1)
298DEFINE_SYSREG_RW_FUNCS(ttbr1_el1)
299
300DEFINE_SYSREG_RW_FUNCS(ttbr0_el2)
301DEFINE_RENAME_SYSREG_RW_FUNCS(ttbr1_el2, TTBR1_EL2)
302DEFINE_SYSREG_RW_FUNCS(vttbr_el2)
303
304/* FEAT_THE Registers */
305DEFINE_RENAME_SYSREG_RW_FUNCS(rcwmask_el1, RCWMASK_EL1)
306DEFINE_RENAME_SYSREG_RW_FUNCS(rcwsmask_el1, RCWSMASK_EL1)
307
308#endif /* ENABLE_FEAT_D128 && !defined(SPD_tspd) */
Govindraj Rajae63794e2024-09-06 15:43:43 +0100309
Andre Przywara23b57bb2022-11-14 10:39:48 +0000310DEFINE_IDREG_READ_FUNC(id_pfr1_el1)
311DEFINE_IDREG_READ_FUNC(id_aa64isar0_el1)
312DEFINE_IDREG_READ_FUNC(id_aa64isar1_el1)
313DEFINE_RENAME_IDREG_READ_FUNC(id_aa64isar2_el1, ID_AA64ISAR2_EL1)
314DEFINE_IDREG_READ_FUNC(id_aa64pfr0_el1)
315DEFINE_IDREG_READ_FUNC(id_aa64pfr1_el1)
Maksims Svecovsdf4ad842023-03-24 13:05:09 +0000316DEFINE_RENAME_IDREG_READ_FUNC(id_aa64pfr2_el1, ID_AA64PFR2_EL1)
Andre Przywara23b57bb2022-11-14 10:39:48 +0000317DEFINE_IDREG_READ_FUNC(id_aa64dfr0_el1)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000318DEFINE_IDREG_READ_FUNC(id_aa64dfr1_el1)
Andre Przywara23b57bb2022-11-14 10:39:48 +0000319DEFINE_IDREG_READ_FUNC(id_afr0_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100320DEFINE_SYSREG_READ_FUNC(CurrentEl)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000321DEFINE_SYSREG_READ_FUNC(ctr_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100322DEFINE_SYSREG_RW_FUNCS(daif)
323DEFINE_SYSREG_RW_FUNCS(spsr_el1)
324DEFINE_SYSREG_RW_FUNCS(spsr_el2)
325DEFINE_SYSREG_RW_FUNCS(spsr_el3)
326DEFINE_SYSREG_RW_FUNCS(elr_el1)
327DEFINE_SYSREG_RW_FUNCS(elr_el2)
328DEFINE_SYSREG_RW_FUNCS(elr_el3)
Venkatesh Yadav Abbarapuf80014d2020-11-27 02:58:24 -0700329DEFINE_SYSREG_RW_FUNCS(mdccsr_el0)
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500330DEFINE_SYSREG_RW_FUNCS(mdccint_el1)
Venkatesh Yadav Abbarapuf80014d2020-11-27 02:58:24 -0700331DEFINE_SYSREG_RW_FUNCS(dbgdtrrx_el0)
332DEFINE_SYSREG_RW_FUNCS(dbgdtrtx_el0)
Manish Pandeycabcad52022-06-23 10:43:31 +0100333DEFINE_SYSREG_RW_FUNCS(sp_el1)
334DEFINE_SYSREG_RW_FUNCS(sp_el2)
Chris Kayb8c87032024-11-11 14:49:55 +0000335DEFINE_SYSREG_RW_FUNCS(dbgprcr_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100336
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100337DEFINE_SYSOP_FUNC(wfi)
338DEFINE_SYSOP_FUNC(wfe)
339DEFINE_SYSOP_FUNC(sev)
340DEFINE_SYSOP_TYPE_FUNC(dsb, sy)
Soby Mathewed995662014-12-30 16:11:42 +0000341DEFINE_SYSOP_TYPE_FUNC(dmb, sy)
Juan Castillo2e86cb12016-01-13 15:01:09 +0000342DEFINE_SYSOP_TYPE_FUNC(dmb, st)
343DEFINE_SYSOP_TYPE_FUNC(dmb, ld)
Soby Mathewed995662014-12-30 16:11:42 +0000344DEFINE_SYSOP_TYPE_FUNC(dsb, ish)
Robert Wakim48e6b572021-10-21 15:39:56 +0100345DEFINE_SYSOP_TYPE_FUNC(dsb, osh)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100346DEFINE_SYSOP_TYPE_FUNC(dsb, nsh)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000347DEFINE_SYSOP_TYPE_FUNC(dsb, ishst)
Robert Wakim48e6b572021-10-21 15:39:56 +0100348DEFINE_SYSOP_TYPE_FUNC(dsb, oshst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000349DEFINE_SYSOP_TYPE_FUNC(dmb, oshld)
350DEFINE_SYSOP_TYPE_FUNC(dmb, oshst)
351DEFINE_SYSOP_TYPE_FUNC(dmb, osh)
352DEFINE_SYSOP_TYPE_FUNC(dmb, nshld)
353DEFINE_SYSOP_TYPE_FUNC(dmb, nshst)
354DEFINE_SYSOP_TYPE_FUNC(dmb, nsh)
355DEFINE_SYSOP_TYPE_FUNC(dmb, ishld)
Jeenu Viswambharan62505072017-09-22 08:32:09 +0100356DEFINE_SYSOP_TYPE_FUNC(dmb, ishst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000357DEFINE_SYSOP_TYPE_FUNC(dmb, ish)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100358DEFINE_SYSOP_FUNC(isb)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100359
Antonio Nino Diazb4e3e4b2018-11-23 15:04:01 +0000360static inline void enable_irq(void)
361{
362 /*
363 * The compiler memory barrier will prevent the compiler from
364 * scheduling non-volatile memory access after the write to the
365 * register.
366 *
367 * This could happen if some initialization code issues non-volatile
368 * accesses to an area used by an interrupt handler, in the assumption
369 * that it is safe as the interrupts are disabled at the time it does
370 * that (according to program order). However, non-volatile accesses
371 * are not necessarily in program order relatively with volatile inline
372 * assembly statements (and volatile accesses).
373 */
374 COMPILER_BARRIER();
375 write_daifclr(DAIF_IRQ_BIT);
376 isb();
377}
378
379static inline void enable_fiq(void)
380{
381 COMPILER_BARRIER();
382 write_daifclr(DAIF_FIQ_BIT);
383 isb();
384}
385
386static inline void enable_serror(void)
387{
388 COMPILER_BARRIER();
389 write_daifclr(DAIF_ABT_BIT);
390 isb();
391}
392
393static inline void enable_debug_exceptions(void)
394{
395 COMPILER_BARRIER();
396 write_daifclr(DAIF_DBG_BIT);
397 isb();
398}
399
400static inline void disable_irq(void)
401{
402 COMPILER_BARRIER();
403 write_daifset(DAIF_IRQ_BIT);
404 isb();
405}
406
407static inline void disable_fiq(void)
408{
409 COMPILER_BARRIER();
410 write_daifset(DAIF_FIQ_BIT);
411 isb();
412}
413
414static inline void disable_serror(void)
415{
416 COMPILER_BARRIER();
417 write_daifset(DAIF_ABT_BIT);
418 isb();
419}
420
421static inline void disable_debug_exceptions(void)
422{
423 COMPILER_BARRIER();
424 write_daifset(DAIF_DBG_BIT);
425 isb();
426}
427
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100428void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
429 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100430
431/*******************************************************************************
432 * System register accessor prototypes
433 ******************************************************************************/
Andre Przywara23b57bb2022-11-14 10:39:48 +0000434DEFINE_IDREG_READ_FUNC(midr_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100435DEFINE_SYSREG_READ_FUNC(mpidr_el1)
Andre Przywara23b57bb2022-11-14 10:39:48 +0000436DEFINE_IDREG_READ_FUNC(id_aa64mmfr0_el1)
437DEFINE_IDREG_READ_FUNC(id_aa64mmfr1_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100438
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100439DEFINE_SYSREG_RW_FUNCS(scr_el3)
440DEFINE_SYSREG_RW_FUNCS(hcr_el2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100441
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100442DEFINE_SYSREG_RW_FUNCS(vbar_el1)
443DEFINE_SYSREG_RW_FUNCS(vbar_el2)
444DEFINE_SYSREG_RW_FUNCS(vbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100445
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100446DEFINE_SYSREG_RW_FUNCS(sctlr_el1)
447DEFINE_SYSREG_RW_FUNCS(sctlr_el2)
448DEFINE_SYSREG_RW_FUNCS(sctlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100449
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100450DEFINE_SYSREG_RW_FUNCS(actlr_el1)
451DEFINE_SYSREG_RW_FUNCS(actlr_el2)
452DEFINE_SYSREG_RW_FUNCS(actlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100453
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100454DEFINE_SYSREG_RW_FUNCS(esr_el1)
455DEFINE_SYSREG_RW_FUNCS(esr_el2)
456DEFINE_SYSREG_RW_FUNCS(esr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100457
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100458DEFINE_SYSREG_RW_FUNCS(afsr0_el1)
459DEFINE_SYSREG_RW_FUNCS(afsr0_el2)
460DEFINE_SYSREG_RW_FUNCS(afsr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100461
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100462DEFINE_SYSREG_RW_FUNCS(afsr1_el1)
463DEFINE_SYSREG_RW_FUNCS(afsr1_el2)
464DEFINE_SYSREG_RW_FUNCS(afsr1_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100465
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100466DEFINE_SYSREG_RW_FUNCS(far_el1)
467DEFINE_SYSREG_RW_FUNCS(far_el2)
468DEFINE_SYSREG_RW_FUNCS(far_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100469
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100470DEFINE_SYSREG_RW_FUNCS(mair_el1)
471DEFINE_SYSREG_RW_FUNCS(mair_el2)
472DEFINE_SYSREG_RW_FUNCS(mair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100473
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100474DEFINE_SYSREG_RW_FUNCS(amair_el1)
475DEFINE_SYSREG_RW_FUNCS(amair_el2)
476DEFINE_SYSREG_RW_FUNCS(amair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100477
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100478DEFINE_SYSREG_READ_FUNC(rvbar_el1)
479DEFINE_SYSREG_READ_FUNC(rvbar_el2)
480DEFINE_SYSREG_READ_FUNC(rvbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100481
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100482DEFINE_SYSREG_RW_FUNCS(rmr_el1)
483DEFINE_SYSREG_RW_FUNCS(rmr_el2)
484DEFINE_SYSREG_RW_FUNCS(rmr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100485
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100486DEFINE_SYSREG_RW_FUNCS(tcr_el1)
487DEFINE_SYSREG_RW_FUNCS(tcr_el2)
488DEFINE_SYSREG_RW_FUNCS(tcr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100489
Govindraj Rajae63794e2024-09-06 15:43:43 +0100490DEFINE_SYSREG_RW_FUNCS(ttbr0_el3)
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000491
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100492DEFINE_SYSREG_RW_FUNCS(cptr_el2)
493DEFINE_SYSREG_RW_FUNCS(cptr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100494
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100495DEFINE_SYSREG_RW_FUNCS(cpacr_el1)
496DEFINE_SYSREG_RW_FUNCS(cntfrq_el0)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000497DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2)
498DEFINE_SYSREG_RW_FUNCS(cnthp_tval_el2)
499DEFINE_SYSREG_RW_FUNCS(cnthp_cval_el2)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100500DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1)
501DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1)
502DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000503DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0)
504DEFINE_SYSREG_RW_FUNCS(cntp_tval_el0)
505DEFINE_SYSREG_RW_FUNCS(cntp_cval_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100506DEFINE_SYSREG_READ_FUNC(cntpct_el0)
507DEFINE_SYSREG_RW_FUNCS(cnthctl_el2)
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +0000508DEFINE_SYSREG_RW_FUNCS(cntv_ctl_el0)
509DEFINE_SYSREG_RW_FUNCS(cntv_cval_el0)
510DEFINE_SYSREG_RW_FUNCS(cntkctl_el1)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100511
Manish Pandey5693afe2021-10-06 17:28:09 +0100512DEFINE_SYSREG_RW_FUNCS(vtcr_el2)
513
Antonio Nino Diazdc4ed3d2018-11-23 13:54:00 +0000514#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
515 CNTP_CTL_ENABLE_MASK)
516#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
517 CNTP_CTL_IMASK_MASK)
518#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
519 CNTP_CTL_ISTATUS_MASK)
520
521#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
522#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
523
524#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
525#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
526
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +0000527DEFINE_SYSREG_RW_FUNCS(tpidr_el0)
528DEFINE_SYSREG_RW_FUNCS(tpidr_el1)
529DEFINE_SYSREG_RW_FUNCS(tpidr_el2)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100530DEFINE_SYSREG_RW_FUNCS(tpidr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100531
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100532DEFINE_SYSREG_RW_FUNCS(cntvoff_el2)
533
Andrew Thoelke4e126072014-06-04 21:10:52 +0100534DEFINE_SYSREG_RW_FUNCS(vpidr_el2)
535DEFINE_SYSREG_RW_FUNCS(vmpidr_el2)
536
Boyan Karatoteva6989892023-05-15 15:09:16 +0100537DEFINE_SYSREG_RW_FUNCS(hacr_el2)
538DEFINE_SYSREG_RW_FUNCS(hpfar_el2)
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +0000539
Boyan Karatoteva6989892023-05-15 15:09:16 +0100540DEFINE_SYSREG_RW_FUNCS(dbgvcr32_el2)
541DEFINE_RENAME_SYSREG_RW_FUNCS(ich_hcr_el2, ICH_HCR_EL2)
542DEFINE_RENAME_SYSREG_RW_FUNCS(ich_vmcr_el2, ICH_VMCR_EL2)
543
Soby Mathew26fb90e2015-01-06 21:36:55 +0000544DEFINE_SYSREG_READ_FUNC(isr_el1)
545
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500546DEFINE_SYSREG_RW_FUNCS(mdscr_el1)
David Cunado5f55e282016-10-31 17:37:34 +0000547DEFINE_SYSREG_RW_FUNCS(mdcr_el2)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100548DEFINE_SYSREG_RW_FUNCS(mdcr_el3)
David Cunadoc14b08e2016-11-25 00:21:59 +0000549DEFINE_SYSREG_RW_FUNCS(hstr_el2)
David Cunado4168f2f2017-10-02 17:41:39 +0100550DEFINE_SYSREG_RW_FUNCS(pmcr_el0)
David Cunado5f55e282016-10-31 17:37:34 +0000551
Jayanth Dodderi Chidanand1facfb12024-01-08 13:14:27 +0000552DEFINE_SYSREG_RW_FUNCS(csselr_el1)
553DEFINE_SYSREG_RW_FUNCS(tpidrro_el0)
554DEFINE_SYSREG_RW_FUNCS(contextidr_el1)
555DEFINE_SYSREG_RW_FUNCS(spsr_abt)
556DEFINE_SYSREG_RW_FUNCS(spsr_und)
557DEFINE_SYSREG_RW_FUNCS(spsr_irq)
558DEFINE_SYSREG_RW_FUNCS(spsr_fiq)
559DEFINE_SYSREG_RW_FUNCS(dacr32_el2)
560DEFINE_SYSREG_RW_FUNCS(ifsr32_el2)
561
Boyan Karatotev5ab7f2e2024-12-09 14:26:37 +0000562/* GICv5 System Registers */
563DEFINE_RENAME_SYSREG_RW_FUNCS(icc_ppi_domainr0_el3, ICC_PPI_DOMAINR0_EL3)
564DEFINE_RENAME_SYSREG_RW_FUNCS(icc_ppi_domainr1_el3, ICC_PPI_DOMAINR1_EL3)
565DEFINE_RENAME_SYSREG_RW_FUNCS(icc_ppi_domainr2_el3, ICC_PPI_DOMAINR2_EL3)
566DEFINE_RENAME_SYSREG_RW_FUNCS(icc_ppi_domainr3_el3, ICC_PPI_DOMAINR3_EL3)
567
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000568/* GICv3 System Registers */
569
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100570DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1)
571DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2)
572DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3)
573DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1)
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100574DEFINE_RENAME_SYSREG_READ_FUNC(icc_rpr_el1, ICC_RPR_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100575DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000576DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100577DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1)
578DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1)
579DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1)
580DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1)
581DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1)
582DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1)
583DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100584DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_sgi0r_el1, ICC_SGI0R_EL1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000585DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sgi1r, ICC_SGI1R)
Florian Lugoud4e25032021-09-08 12:40:24 +0200586DEFINE_RENAME_SYSREG_RW_FUNCS(icc_asgi1r, ICC_ASGI1R)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100587
Alexei Fedorov7e6306b2020-07-14 08:17:56 +0100588DEFINE_RENAME_SYSREG_READ_FUNC(amcfgr_el0, AMCFGR_EL0)
589DEFINE_RENAME_SYSREG_READ_FUNC(amcgcr_el0, AMCGCR_EL0)
johpow01fa59c6f2020-10-02 13:41:11 -0500590DEFINE_RENAME_SYSREG_READ_FUNC(amcg1idr_el0, AMCG1IDR_EL0)
591DEFINE_RENAME_SYSREG_RW_FUNCS(amcr_el0, AMCR_EL0)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100592DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr0_el0, AMCNTENCLR0_EL0)
593DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset0_el0, AMCNTENSET0_EL0)
594DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr1_el0, AMCNTENCLR1_EL0)
595DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset1_el0, AMCNTENSET1_EL0)
Boyan Karatotevb2953472024-11-06 14:55:35 +0000596DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr00_el0, AMEVCNTR00_EL0);
597DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr01_el0, AMEVCNTR01_EL0);
598DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr02_el0, AMEVCNTR02_EL0);
599DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr03_el0, AMEVCNTR03_EL0);
600
601DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr10_el0, AMEVCNTR10_EL0);
602DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr11_el0, AMEVCNTR11_EL0);
603DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr12_el0, AMEVCNTR12_EL0);
604DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr13_el0, AMEVCNTR13_EL0);
605DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr14_el0, AMEVCNTR14_EL0);
606DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr15_el0, AMEVCNTR15_EL0);
607DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr16_el0, AMEVCNTR16_EL0);
608DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr17_el0, AMEVCNTR17_EL0);
609DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr18_el0, AMEVCNTR18_EL0);
610DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr19_el0, AMEVCNTR19_EL0);
611DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr1a_el0, AMEVCNTR1A_EL0);
612DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr1b_el0, AMEVCNTR1B_EL0);
613DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr1c_el0, AMEVCNTR1C_EL0);
614DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr1d_el0, AMEVCNTR1D_EL0);
615DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr1e_el0, AMEVCNTR1E_EL0);
616DEFINE_RENAME_SYSREG_RW_FUNCS(amevcntr1f_el0, AMEVCNTR1F_EL0);
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100617
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100618DEFINE_RENAME_SYSREG_RW_FUNCS(pmblimitr_el1, PMBLIMITR_EL1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100619
David Cunadoce88eee2017-10-20 11:30:57 +0100620DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el3, ZCR_EL3)
621DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el2, ZCR_EL2)
622
Andre Przywara23b57bb2022-11-14 10:39:48 +0000623DEFINE_RENAME_IDREG_READ_FUNC(id_aa64smfr0_el1, ID_AA64SMFR0_EL1)
johpow019baade32021-07-08 14:14:00 -0500624DEFINE_RENAME_SYSREG_RW_FUNCS(smcr_el3, SMCR_EL3)
Boyan Karatoteva6193b32024-09-20 13:37:51 +0100625DEFINE_RENAME_SYSREG_RW_FUNCS(svcr, SVCR)
johpow019baade32021-07-08 14:14:00 -0500626
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +0000627DEFINE_RENAME_SYSREG_READ_FUNC(erridr_el1, ERRIDR_EL1)
628DEFINE_RENAME_SYSREG_WRITE_FUNC(errselr_el1, ERRSELR_EL1)
629
630DEFINE_RENAME_SYSREG_READ_FUNC(erxfr_el1, ERXFR_EL1)
631DEFINE_RENAME_SYSREG_RW_FUNCS(erxctlr_el1, ERXCTLR_EL1)
632DEFINE_RENAME_SYSREG_RW_FUNCS(erxstatus_el1, ERXSTATUS_EL1)
633DEFINE_RENAME_SYSREG_READ_FUNC(erxaddr_el1, ERXADDR_EL1)
634DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc0_el1, ERXMISC0_EL1)
635DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc1_el1, ERXMISC1_EL1)
636
Andre Przywara902c9022022-11-17 17:30:43 +0000637DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el2, SCXTNUM_EL2)
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -0500638DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el1, SCXTNUM_EL1)
639DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el0, SCXTNUM_EL0)
Andre Przywara902c9022022-11-17 17:30:43 +0000640
Andre Przywara98908b32022-11-17 16:42:09 +0000641/* Armv8.1 VHE Registers */
642DEFINE_RENAME_SYSREG_RW_FUNCS(contextidr_el2, CONTEXTIDR_EL2)
Andre Przywara98908b32022-11-17 16:42:09 +0000643
Andre Przywara84b86532022-11-17 16:42:09 +0000644/* Armv8.2 ID Registers */
Andre Przywara23b57bb2022-11-14 10:39:48 +0000645DEFINE_RENAME_IDREG_READ_FUNC(id_aa64mmfr2_el1, ID_AA64MMFR2_EL1)
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000646
Andre Przywara870627e2023-01-27 12:25:49 +0000647/* Armv8.2 RAS Registers */
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500648DEFINE_RENAME_SYSREG_RW_FUNCS(disr_el1, DISR_EL1)
Andre Przywara870627e2023-01-27 12:25:49 +0000649DEFINE_RENAME_SYSREG_RW_FUNCS(vdisr_el2, VDISR_EL2)
650DEFINE_RENAME_SYSREG_RW_FUNCS(vsesr_el2, VSESR_EL2)
651
Andre Przywara84b86532022-11-17 16:42:09 +0000652/* Armv8.2 MPAM Registers */
653DEFINE_RENAME_SYSREG_READ_FUNC(mpamidr_el1, MPAMIDR_EL1)
654DEFINE_RENAME_SYSREG_RW_FUNCS(mpam3_el3, MPAM3_EL3)
655DEFINE_RENAME_SYSREG_RW_FUNCS(mpam2_el2, MPAM2_EL2)
656DEFINE_RENAME_SYSREG_RW_FUNCS(mpamhcr_el2, MPAMHCR_EL2)
657DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm0_el2, MPAMVPM0_EL2)
658DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm1_el2, MPAMVPM1_EL2)
659DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm2_el2, MPAMVPM2_EL2)
660DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm3_el2, MPAMVPM3_EL2)
661DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm4_el2, MPAMVPM4_EL2)
662DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm5_el2, MPAMVPM5_EL2)
663DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm6_el2, MPAMVPM6_EL2)
664DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm7_el2, MPAMVPM7_EL2)
665DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpmv_el2, MPAMVPMV_EL2)
666
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000667/* Armv8.3 Pointer Authentication Registers */
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000668DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeyhi_el1, APIAKeyHi_EL1)
669DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeylo_el1, APIAKeyLo_EL1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000670
Daniel Boulby60786e72021-10-22 11:37:34 +0100671/* Armv8.4 Data Independent Timing Register */
672DEFINE_RENAME_SYSREG_RW_FUNCS(dit, DIT)
673
Andre Przywara06ea44e2022-11-17 17:30:43 +0000674/* Armv8.4 FEAT_TRF Register */
675DEFINE_RENAME_SYSREG_RW_FUNCS(trfcr_el2, TRFCR_EL2)
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -0500676DEFINE_RENAME_SYSREG_RW_FUNCS(trfcr_el1, TRFCR_EL1)
Andre Przywaraedc449d2023-01-27 14:09:20 +0000677DEFINE_RENAME_SYSREG_RW_FUNCS(vncr_el2, VNCR_EL2)
Andre Przywara06ea44e2022-11-17 17:30:43 +0000678
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100679/* Armv8.5 MTE Registers */
680DEFINE_RENAME_SYSREG_RW_FUNCS(tfsre0_el1, TFSRE0_EL1)
681DEFINE_RENAME_SYSREG_RW_FUNCS(tfsr_el1, TFSR_EL1)
682DEFINE_RENAME_SYSREG_RW_FUNCS(rgsr_el1, RGSR_EL1)
683DEFINE_RENAME_SYSREG_RW_FUNCS(gcr_el1, GCR_EL1)
Boyan Karatoteva6989892023-05-15 15:09:16 +0100684DEFINE_RENAME_SYSREG_RW_FUNCS(tfsr_el2, TFSR_EL2)
Justin Chadwell1c7c13a2019-07-18 14:25:33 +0100685
Tomas Pilar6fd816e2020-10-28 15:34:12 +0000686/* Armv8.5 FEAT_RNG Registers */
Andre Przywarabdc76f12022-11-21 17:07:25 +0000687DEFINE_RENAME_SYSREG_READ_FUNC(rndr, RNDR)
688DEFINE_RENAME_SYSREG_READ_FUNC(rndrrs, RNDRRS)
Tomas Pilar6fd816e2020-10-28 15:34:12 +0000689
Andre Przywara5d6d2ab2022-11-10 14:40:37 +0000690/* Armv8.6 FEAT_FGT Registers */
691DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgrtr_el2, HDFGRTR_EL2)
692DEFINE_RENAME_SYSREG_RW_FUNCS(hafgrtr_el2, HAFGRTR_EL2)
693DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgwtr_el2, HDFGWTR_EL2)
694DEFINE_RENAME_SYSREG_RW_FUNCS(hfgitr_el2, HFGITR_EL2)
695DEFINE_RENAME_SYSREG_RW_FUNCS(hfgrtr_el2, HFGRTR_EL2)
696DEFINE_RENAME_SYSREG_RW_FUNCS(hfgwtr_el2, HFGWTR_EL2)
697
Andre Przywarac3464182022-11-17 17:30:43 +0000698/* ARMv8.6 FEAT_ECV Register */
699DEFINE_RENAME_SYSREG_RW_FUNCS(cntpoff_el2, CNTPOFF_EL2)
700
johpow01f91e59f2021-08-04 19:38:18 -0500701/* FEAT_HCX Register */
702DEFINE_RENAME_SYSREG_RW_FUNCS(hcrx_el2, HCRX_EL2)
703
Mark Brownc37eee72023-03-14 20:13:03 +0000704/* Armv8.9 system registers */
705DEFINE_RENAME_IDREG_READ_FUNC(id_aa64mmfr3_el1, ID_AA64MMFR3_EL1)
706
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500707/* Armv8.9 FEAT_FGT2 Registers */
708DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgrtr2_el2, HDFGRTR2_EL2)
709DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgwtr2_el2, HDFGWTR2_EL2)
710DEFINE_RENAME_SYSREG_RW_FUNCS(hfgitr2_el2, HFGITR2_EL2)
711DEFINE_RENAME_SYSREG_RW_FUNCS(hfgrtr2_el2, HFGRTR2_EL2)
712DEFINE_RENAME_SYSREG_RW_FUNCS(hfgwtr2_el2, HFGWTR2_EL2)
713
Mark Brownc37eee72023-03-14 20:13:03 +0000714/* FEAT_TCR2 Register */
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500715DEFINE_RENAME_SYSREG_RW_FUNCS(tcr2_el1, TCR2_EL1)
Mark Brownc37eee72023-03-14 20:13:03 +0000716DEFINE_RENAME_SYSREG_RW_FUNCS(tcr2_el2, TCR2_EL2)
717
Mark Brown293a6612023-03-14 20:48:43 +0000718/* FEAT_SxPIE Registers */
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500719DEFINE_RENAME_SYSREG_RW_FUNCS(pire0_el1, PIRE0_EL1)
Mark Brown293a6612023-03-14 20:48:43 +0000720DEFINE_RENAME_SYSREG_RW_FUNCS(pire0_el2, PIRE0_EL2)
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500721DEFINE_RENAME_SYSREG_RW_FUNCS(pir_el1, PIR_EL1)
Mark Brown293a6612023-03-14 20:48:43 +0000722DEFINE_RENAME_SYSREG_RW_FUNCS(pir_el2, PIR_EL2)
723DEFINE_RENAME_SYSREG_RW_FUNCS(s2pir_el2, S2PIR_EL2)
724
725/* FEAT_SxPOE Registers */
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500726DEFINE_RENAME_SYSREG_RW_FUNCS(por_el1, POR_EL1)
Mark Brown293a6612023-03-14 20:48:43 +0000727DEFINE_RENAME_SYSREG_RW_FUNCS(por_el2, POR_EL2)
Madhukar Pappireddybf9cb5f2024-03-25 17:49:00 -0500728DEFINE_RENAME_SYSREG_RW_FUNCS(s2por_el1, S2POR_EL1)
Mark Brown293a6612023-03-14 20:48:43 +0000729
Mark Brown326f2952023-03-14 21:33:04 +0000730/* FEAT_GCS Registers */
731DEFINE_RENAME_SYSREG_RW_FUNCS(gcscr_el2, GCSCR_EL2)
732DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el2, GCSPR_EL2)
Manish Pandey5cfe5152024-01-09 15:55:20 +0000733DEFINE_RENAME_SYSREG_RW_FUNCS(gcscr_el1, GCSCR_EL1)
Madhukar Pappireddy739e8c72024-04-17 17:07:13 -0500734DEFINE_RENAME_SYSREG_RW_FUNCS(gcscre0_el1, GCSCRE0_EL1)
735DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el1, GCSPR_EL1)
736DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el0, GCSPR_EL0)
Mark Brown326f2952023-03-14 21:33:04 +0000737
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100738/* FEAT_SCTLR2 Registers */
739DEFINE_RENAME_SYSREG_RW_FUNCS(sctlr2_el1, SCTLR2_EL1)
740DEFINE_RENAME_SYSREG_RW_FUNCS(sctlr2_el2, SCTLR2_EL2)
John Powell9c726562025-03-10 20:09:03 -0500741DEFINE_RENAME_SYSREG_RW_FUNCS(sctlr2_el3, SCTLR2_EL3)
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100742
Andre Przywara8fc8e182024-08-09 17:04:22 +0100743/* FEAT_LS64_ACCDATA Registers */
744DEFINE_RENAME_SYSREG_RW_FUNCS(accdata_el1, ACCDATA_EL1)
745
Arvind Ram Prakasheaa90192023-12-21 00:25:52 -0600746/* DynamIQ Control registers */
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500747DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpwrdn_el1, CLUSTERPWRDN_EL1)
Arvind Ram Prakasheaa90192023-12-21 00:25:52 -0600748DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmcr_el1, CLUSTERPMCR_EL1)
749DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmcntenset_el1, CLUSTERPMCNTENSET_EL1)
750DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmccntr_el1, CLUSTERPMCCNTR_EL1)
751DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmovsset_el1, CLUSTERPMOVSSET_EL1)
752DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmovsclr_el1, CLUSTERPMOVSCLR_EL1)
753DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmselr_el1, CLUSTERPMSELR_EL1)
754DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmxevcntr_el1, CLUSTERPMXEVCNTR_EL1)
755DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpmxevtyper_el1, CLUSTERPMXEVTYPER_EL1)
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500756
Chris Kay03be39d2021-05-05 13:38:30 +0100757/* CPU Power/Performance Management registers */
758DEFINE_RENAME_SYSREG_RW_FUNCS(cpuppmcr_el3, CPUPPMCR_EL3)
759DEFINE_RENAME_SYSREG_RW_FUNCS(cpumpmmcr_el3, CPUMPMMCR_EL3)
760
Sona Mathew29080bb2025-02-03 00:42:47 -0600761/* Armv9.1 FEAT_BRBE Registers */
762DEFINE_RENAME_SYSREG_RW_FUNCS(brbcr_el2, BRBCR_EL2)
763
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500764/* Armv9.2 RME Registers */
765DEFINE_RENAME_SYSREG_RW_FUNCS(gptbr_el3, GPTBR_EL3)
766DEFINE_RENAME_SYSREG_RW_FUNCS(gpccr_el3, GPCCR_EL3)
767
Arvind Ram Prakashe558f9c2024-11-11 14:32:37 -0600768DEFINE_RENAME_SYSREG_RW_FUNCS(fpmr, FPMR)
769
Tushar Khandelwal01365af2024-04-22 15:35:40 +0100770/* FEAT_MEC Registers */
771DEFINE_RENAME_SYSREG_READ_FUNC(mecidr_el2, MECIDR_EL2)
772
Arvind Ram Prakash773d62b2025-06-23 15:21:44 -0500773DEFINE_RENAME_IDREG_READ_FUNC(id_aa64mmfr4_el1, ID_AA64MMFR4_EL1)
774
775/* FEAT_FGWTE3 Registers */
776DEFINE_RENAME_SYSREG_RW_FUNCS(fgwte3_el3, FGWTE3_EL3)
777
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100778#define IS_IN_EL(x) \
779 (GET_EL(read_CurrentEl()) == MODE_EL##x)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100780
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100781#define IS_IN_EL1() IS_IN_EL(1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000782#define IS_IN_EL2() IS_IN_EL(2)
Douglas Raillard77414632018-08-21 12:54:45 +0100783#define IS_IN_EL3() IS_IN_EL(3)
784
785static inline unsigned int get_current_el(void)
786{
787 return GET_EL(read_CurrentEl());
788}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100789
Masahiro Yamada8a6e9612020-03-26 13:18:48 +0900790static inline unsigned int get_current_el_maybe_constant(void)
791{
792#if defined(IMAGE_AT_EL1)
793 return 1;
794#elif defined(IMAGE_AT_EL2)
795 return 2; /* no use-case in TF-A */
796#elif defined(IMAGE_AT_EL3)
797 return 3;
798#else
799 /*
800 * If we do not know which exception level this is being built for
801 * (e.g. built for library), fall back to run-time detection.
802 */
803 return get_current_el();
804#endif
805}
806
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000807/*
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000808 * Check if an EL is implemented from AA64PFR0 register fields.
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000809 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000810static inline uint64_t el_implemented(unsigned int el)
811{
812 if (el > 3U) {
813 return EL_IMPL_NONE;
814 } else {
815 unsigned int shift = ID_AA64PFR0_EL1_SHIFT * el;
816
817 return (read_id_aa64pfr0_el1() >> shift) & ID_AA64PFR0_ELX_MASK;
818 }
819}
820
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500821/*
AlexeiFedorovebd01912024-03-13 12:31:51 +0000822 * TLBI PAALLOS instruction
823 * (TLB Invalidate GPT Information by PA, All Entries, Outer Shareable)
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500824 */
825static inline void tlbipaallos(void)
826{
AlexeiFedorovebd01912024-03-13 12:31:51 +0000827 __asm__("sys #6, c8, c1, #4");
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500828}
829
830/*
AlexeiFedorovebd01912024-03-13 12:31:51 +0000831 * TLBI RPALOS instructions
832 * (TLB Range Invalidate GPT Information by PA, Last level, Outer Shareable)
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500833 *
AlexeiFedorovebd01912024-03-13 12:31:51 +0000834 * command SIZE, bits [47:44] field:
835 * 0b0000 4KB
836 * 0b0001 16KB
837 * 0b0010 64KB
838 * 0b0011 2MB
839 * 0b0100 32MB
840 * 0b0101 512MB
841 * 0b0110 1GB
842 * 0b0111 16GB
843 * 0b1000 64GB
844 * 0b1001 512GB
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500845 */
AlexeiFedorovebd01912024-03-13 12:31:51 +0000846#define TLBI_SZ_4K 0UL
847#define TLBI_SZ_16K 1UL
848#define TLBI_SZ_64K 2UL
849#define TLBI_SZ_2M 3UL
850#define TLBI_SZ_32M 4UL
851#define TLBI_SZ_512M 5UL
852#define TLBI_SZ_1G 6UL
853#define TLBI_SZ_16G 7UL
854#define TLBI_SZ_64G 8UL
855#define TLBI_SZ_512G 9UL
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500856
AlexeiFedorovebd01912024-03-13 12:31:51 +0000857#define TLBI_ADDR_SHIFT U(12)
858#define TLBI_SIZE_SHIFT U(44)
859
860#define TLBIRPALOS(_addr, _size) \
861{ \
862 u_register_t arg = ((_addr) >> TLBI_ADDR_SHIFT) | \
863 ((_size) << TLBI_SIZE_SHIFT); \
864 __asm__("sys #6, c8, c4, #7, %0" : : "r" (arg)); \
865}
866
867/* Note: addr must be aligned to 4KB */
868static inline void tlbirpalos_4k(uintptr_t addr)
869{
870 TLBIRPALOS(addr, TLBI_SZ_4K);
871}
872
873/* Note: addr must be aligned to 16KB */
874static inline void tlbirpalos_16k(uintptr_t addr)
875{
876 TLBIRPALOS(addr, TLBI_SZ_16K);
877}
878
879/* Note: addr must be aligned to 64KB */
880static inline void tlbirpalos_64k(uintptr_t addr)
881{
882 TLBIRPALOS(addr, TLBI_SZ_64K);
883}
884
885/* Note: addr must be aligned to 2MB */
886static inline void tlbirpalos_2m(uintptr_t addr)
887{
888 TLBIRPALOS(addr, TLBI_SZ_2M);
889}
890
891/* Note: addr must be aligned to 32MB */
892static inline void tlbirpalos_32m(uintptr_t addr)
893{
894 TLBIRPALOS(addr, TLBI_SZ_32M);
895}
896
897/* Note: addr must be aligned to 512MB */
898static inline void tlbirpalos_512m(uintptr_t addr)
899{
900 TLBIRPALOS(addr, TLBI_SZ_512M);
901}
Zelalem Aweke79e3d292021-07-08 16:51:14 -0500902
903/* Previously defined accessor functions with incomplete register names */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100904
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100905#define read_current_el() read_CurrentEl()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100906
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100907#define dsb() dsbsy()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100908
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100909#define read_midr() read_midr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100910
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100911#define read_mpidr() read_mpidr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100912
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100913#define read_scr() read_scr_el3()
914#define write_scr(_v) write_scr_el3(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100915
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100916#define read_hcr() read_hcr_el2()
917#define write_hcr(_v) write_hcr_el2(_v)
Sandrine Bailleux25232af2014-05-09 11:23:11 +0100918
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100919#define read_cpacr() read_cpacr_el1()
920#define write_cpacr(_v) write_cpacr_el1(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100921
Arvind Ram Prakasheaa90192023-12-21 00:25:52 -0600922#define read_clusterpwrdn() read_clusterpwrdn_el1()
923#define write_clusterpwrdn(_v) write_clusterpwrdn_el1(_v)
924
925#define read_clusterpmcr() read_clusterpmcr_el1()
926#define write_clusterpmcr(_v) write_clusterpmcr_el1(_v)
927
928#define read_clusterpmcntenset() read_clusterpmcntenset_el1()
929#define write_clusterpmcntenset(_v) write_clusterpmcntenset_el1(_v)
930
931#define read_clusterpmccntr() read_clusterpmccntr_el1()
932#define write_clusterpmccntr(_v) write_clusterpmccntr_el1(_v)
933
934#define read_clusterpmovsset() read_clusterpmovsset_el1()
935#define write_clusterpmovsset(_v) write_clusterpmovsset_el1(_v)
936
937#define read_clusterpmovsclr() read_clusterpmovsclr_el1()
938#define write_clusterpmovsclr(_v) write_clusterpmovsclr_el1(_v)
939
940#define read_clusterpmselr() read_clusterpmselr_el1()
941#define write_clusterpmselr(_v) write_clusterpmselr_el1(_v)
942
943#define read_clusterpmxevcntr() read_clusterpmxevcntr_el1()
944#define write_clusterpmxevcntr(_v) write_clusterpmxevcntr_el1(_v)
945
946#define read_clusterpmxevtyper() read_clusterpmxevtyper_el1()
947#define write_clusterpmxevtyper(_v) write_clusterpmxevtyper_el1(_v)
Madhukar Pappireddy90d65322019-10-30 14:24:39 -0500948
Manish V Badarkhebde5c952020-07-14 14:43:12 +0100949#if ERRATA_SPECULATIVE_AT
950/*
951 * Assuming SCTLR.M bit is already enabled
952 * 1. Enable page table walk by clearing TCR_EL1.EPDx bits
953 * 2. Execute AT instruction for lower EL1/0
954 * 3. Disable page table walk by setting TCR_EL1.EPDx bits
955 */
956#define AT(_at_inst, _va) \
957{ \
958 assert((read_sctlr_el1() & SCTLR_M_BIT) != 0ULL); \
959 write_tcr_el1(read_tcr_el1() & ~(TCR_EPD0_BIT | TCR_EPD1_BIT)); \
960 isb(); \
961 _at_inst(_va); \
962 write_tcr_el1(read_tcr_el1() | (TCR_EPD0_BIT | TCR_EPD1_BIT)); \
963 isb(); \
964}
965#else
Elyes Haouas183638f2023-02-13 10:05:41 +0100966#define AT(_at_inst, _va) _at_inst(_va)
Manish V Badarkhebde5c952020-07-14 14:43:12 +0100967#endif
968
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000969#endif /* ARCH_HELPERS_H */