blob: c17370647d35773fbee7f880cacc1ca1e79e0dee [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Antonio Nino Diazc326c342019-01-11 11:20:10 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00007#ifndef ARCH_HELPERS_H
8#define ARCH_HELPERS_H
Achin Gupta4f6ad662013-10-25 09:08:21 +01009
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000010#include <cdefs.h>
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000011#include <stdbool.h>
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010012#include <stdint.h>
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010013#include <string.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010014
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <arch.h>
16
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010017/**********************************************************************
18 * Macros which create inline functions to read or write CPU system
19 * registers
20 *********************************************************************/
21
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000022#define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090023static inline u_register_t read_ ## _name(void) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000024{ \
Masahiro Yamada6292d772018-02-02 21:19:17 +090025 u_register_t v; \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000026 __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \
27 return v; \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010028}
29
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000030#define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090031static inline void write_ ## _name(u_register_t v) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000032{ \
33 __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010034}
35
Roberto Vargasc51cdb72017-09-18 09:53:25 +010036#define SYSREG_WRITE_CONST(reg_name, v) \
37 __asm__ volatile ("msr " #reg_name ", %0" : : "i" (v))
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010038
39/* Define read function for system register */
40#define DEFINE_SYSREG_READ_FUNC(_name) \
41 _DEFINE_SYSREG_READ_FUNC(_name, _name)
42
43/* Define read & write function for system register */
44#define DEFINE_SYSREG_RW_FUNCS(_name) \
45 _DEFINE_SYSREG_READ_FUNC(_name, _name) \
46 _DEFINE_SYSREG_WRITE_FUNC(_name, _name)
47
48/* Define read & write function for renamed system register */
49#define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \
50 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
51 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
52
Achin Gupta92712a52015-09-03 14:18:02 +010053/* Define read function for renamed system register */
54#define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \
55 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name)
56
57/* Define write function for renamed system register */
58#define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \
59 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
60
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010061/**********************************************************************
62 * Macros to create inline functions for system instructions
63 *********************************************************************/
64
65/* Define function for simple system instruction */
66#define DEFINE_SYSOP_FUNC(_op) \
Juan Castillo2d552402014-06-13 17:05:10 +010067static inline void _op(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010068{ \
69 __asm__ (#_op); \
70}
71
72/* Define function for system instruction with type specifier */
73#define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \
Juan Castillo2d552402014-06-13 17:05:10 +010074static inline void _op ## _type(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010075{ \
76 __asm__ (#_op " " #_type); \
77}
78
79/* Define function for system instruction with register parameter */
80#define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \
81static inline void _op ## _type(uint64_t v) \
82{ \
83 __asm__ (#_op " " #_type ", %0" : : "r" (v)); \
84}
Achin Gupta4f6ad662013-10-25 09:08:21 +010085
86/*******************************************************************************
87 * TLB maintenance accessor prototypes
88 ******************************************************************************/
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +000089
Soby Mathew16d006b2019-05-03 13:17:56 +010090#if ERRATA_A57_813419 || ERRATA_A76_1286807
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +000091/*
92 * Define function for TLBI instruction with type specifier that implements
Soby Mathew16d006b2019-05-03 13:17:56 +010093 * the workaround for errata 813419 of Cortex-A57 or errata 1286807 of
94 * Cortex-A76.
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +000095 */
Soby Mathew16d006b2019-05-03 13:17:56 +010096#define DEFINE_TLBIOP_ERRATA_TYPE_FUNC(_type)\
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +000097static inline void tlbi ## _type(void) \
98{ \
99 __asm__("tlbi " #_type "\n" \
100 "dsb ish\n" \
101 "tlbi " #_type); \
102}
103
104/*
105 * Define function for TLBI instruction with register parameter that implements
Soby Mathew16d006b2019-05-03 13:17:56 +0100106 * the workaround for errata 813419 of Cortex-A57 or errata 1286807 of
107 * Cortex-A76.
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000108 */
Soby Mathew16d006b2019-05-03 13:17:56 +0100109#define DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(_type) \
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000110static inline void tlbi ## _type(uint64_t v) \
111{ \
112 __asm__("tlbi " #_type ", %0\n" \
113 "dsb ish\n" \
114 "tlbi " #_type ", %0" : : "r" (v)); \
115}
116#endif /* ERRATA_A57_813419 */
117
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000118#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
119/*
120 * Define function for DC instruction with register parameter that enables
121 * the workaround for errata 819472, 824069 and 827319 of Cortex-A53.
122 */
123#define DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(_name, _type) \
124static inline void dc ## _name(uint64_t v) \
125{ \
126 __asm__("dc " #_type ", %0" : : "r" (v)); \
127}
128#endif /* ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319 */
129
Soby Mathew16d006b2019-05-03 13:17:56 +0100130#if ERRATA_A57_813419
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100131DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
132DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
133DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
134DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Soby Mathew16d006b2019-05-03 13:17:56 +0100135DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3)
136DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3is)
137DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
138#elif ERRATA_A76_1286807
139DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle1)
140DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle1is)
141DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle2)
142DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle2is)
143DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3)
144DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3is)
145DEFINE_TLBIOP_ERRATA_TYPE_FUNC(vmalle1)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000146#else
Soby Mathew16d006b2019-05-03 13:17:56 +0100147DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
148DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
149DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
150DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100151DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3)
152DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is)
153DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
Soby Mathew16d006b2019-05-03 13:17:56 +0100154#endif
Achin Gupta4f6ad662013-10-25 09:08:21 +0100155
Soby Mathew16d006b2019-05-03 13:17:56 +0100156#if ERRATA_A57_813419
Antonio Nino Diazac998032017-02-27 17:23:54 +0000157DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
158DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
159DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
160DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Soby Mathew16d006b2019-05-03 13:17:56 +0100161DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae3is)
162DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale3is)
163#elif ERRATA_A76_1286807
164DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vaae1is)
165DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vaale1is)
166DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae2is)
167DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale2is)
168DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae3is)
169DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000170#else
Soby Mathew16d006b2019-05-03 13:17:56 +0100171DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
172DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
173DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
174DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000175DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae3is)
176DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000177#endif
Antonio Nino Diazac998032017-02-27 17:23:54 +0000178
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179/*******************************************************************************
180 * Cache maintenance accessor prototypes
181 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100182DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw)
183DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000184#if ERRATA_A53_827319
185DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(csw, cisw)
186#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100187DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000188#endif
189#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
190DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(cvac, civac)
191#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100192DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000193#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100194DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac)
195DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000196#if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319
197DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(cvau, civac)
198#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100199DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau)
Ambroise Vincentf5fdfbc2019-02-21 14:16:24 +0000200#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100201DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva)
202
Varun Wadekar97625e32015-03-13 14:59:03 +0530203/*******************************************************************************
204 * Address translation accessor prototypes
205 ******************************************************************************/
206DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r)
207DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w)
208DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r)
209DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w)
Douglas Raillard77414632018-08-21 12:54:45 +0100210DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e1r)
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100211DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e2r)
Douglas Raillard77414632018-08-21 12:54:45 +0100212DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e3r)
Varun Wadekar97625e32015-03-13 14:59:03 +0530213
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000214void flush_dcache_range(uintptr_t addr, size_t size);
215void clean_dcache_range(uintptr_t addr, size_t size);
216void inv_dcache_range(uintptr_t addr, size_t size);
217
218void dcsw_op_louis(u_register_t op_type);
219void dcsw_op_all(u_register_t op_type);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100220
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100221void disable_mmu_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100222void disable_mmu_el3(void);
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100223void disable_mmu_icache_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100224void disable_mmu_icache_el3(void);
Andrew Thoelke438c63a2014-04-28 12:06:18 +0100225
Achin Gupta4f6ad662013-10-25 09:08:21 +0100226/*******************************************************************************
227 * Misc. accessor prototypes
228 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +0100229
Roberto Vargasc51cdb72017-09-18 09:53:25 +0100230#define write_daifclr(val) SYSREG_WRITE_CONST(daifclr, val)
231#define write_daifset(val) SYSREG_WRITE_CONST(daifset, val)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100232
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000233DEFINE_SYSREG_RW_FUNCS(par_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100234DEFINE_SYSREG_READ_FUNC(id_pfr1_el1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000235DEFINE_SYSREG_READ_FUNC(id_aa64isar1_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100236DEFINE_SYSREG_READ_FUNC(id_aa64pfr0_el1)
Dimitris Papastamosb091eb92019-02-27 11:46:48 +0000237DEFINE_SYSREG_READ_FUNC(id_aa64pfr1_el1)
dp-armee3457b2017-05-23 09:32:49 +0100238DEFINE_SYSREG_READ_FUNC(id_aa64dfr0_el1)
Varun Wadekard1301a92019-01-23 09:41:28 -0800239DEFINE_SYSREG_READ_FUNC(id_afr0_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100240DEFINE_SYSREG_READ_FUNC(CurrentEl)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000241DEFINE_SYSREG_READ_FUNC(ctr_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100242DEFINE_SYSREG_RW_FUNCS(daif)
243DEFINE_SYSREG_RW_FUNCS(spsr_el1)
244DEFINE_SYSREG_RW_FUNCS(spsr_el2)
245DEFINE_SYSREG_RW_FUNCS(spsr_el3)
246DEFINE_SYSREG_RW_FUNCS(elr_el1)
247DEFINE_SYSREG_RW_FUNCS(elr_el2)
248DEFINE_SYSREG_RW_FUNCS(elr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100249
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100250DEFINE_SYSOP_FUNC(wfi)
251DEFINE_SYSOP_FUNC(wfe)
252DEFINE_SYSOP_FUNC(sev)
253DEFINE_SYSOP_TYPE_FUNC(dsb, sy)
Soby Mathewed995662014-12-30 16:11:42 +0000254DEFINE_SYSOP_TYPE_FUNC(dmb, sy)
Juan Castillo2e86cb12016-01-13 15:01:09 +0000255DEFINE_SYSOP_TYPE_FUNC(dmb, st)
256DEFINE_SYSOP_TYPE_FUNC(dmb, ld)
Soby Mathewed995662014-12-30 16:11:42 +0000257DEFINE_SYSOP_TYPE_FUNC(dsb, ish)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100258DEFINE_SYSOP_TYPE_FUNC(dsb, nsh)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000259DEFINE_SYSOP_TYPE_FUNC(dsb, ishst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000260DEFINE_SYSOP_TYPE_FUNC(dmb, oshld)
261DEFINE_SYSOP_TYPE_FUNC(dmb, oshst)
262DEFINE_SYSOP_TYPE_FUNC(dmb, osh)
263DEFINE_SYSOP_TYPE_FUNC(dmb, nshld)
264DEFINE_SYSOP_TYPE_FUNC(dmb, nshst)
265DEFINE_SYSOP_TYPE_FUNC(dmb, nsh)
266DEFINE_SYSOP_TYPE_FUNC(dmb, ishld)
Jeenu Viswambharan62505072017-09-22 08:32:09 +0100267DEFINE_SYSOP_TYPE_FUNC(dmb, ishst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000268DEFINE_SYSOP_TYPE_FUNC(dmb, ish)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100269DEFINE_SYSOP_FUNC(isb)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100270
Antonio Nino Diazb4e3e4b2018-11-23 15:04:01 +0000271static inline void enable_irq(void)
272{
273 /*
274 * The compiler memory barrier will prevent the compiler from
275 * scheduling non-volatile memory access after the write to the
276 * register.
277 *
278 * This could happen if some initialization code issues non-volatile
279 * accesses to an area used by an interrupt handler, in the assumption
280 * that it is safe as the interrupts are disabled at the time it does
281 * that (according to program order). However, non-volatile accesses
282 * are not necessarily in program order relatively with volatile inline
283 * assembly statements (and volatile accesses).
284 */
285 COMPILER_BARRIER();
286 write_daifclr(DAIF_IRQ_BIT);
287 isb();
288}
289
290static inline void enable_fiq(void)
291{
292 COMPILER_BARRIER();
293 write_daifclr(DAIF_FIQ_BIT);
294 isb();
295}
296
297static inline void enable_serror(void)
298{
299 COMPILER_BARRIER();
300 write_daifclr(DAIF_ABT_BIT);
301 isb();
302}
303
304static inline void enable_debug_exceptions(void)
305{
306 COMPILER_BARRIER();
307 write_daifclr(DAIF_DBG_BIT);
308 isb();
309}
310
311static inline void disable_irq(void)
312{
313 COMPILER_BARRIER();
314 write_daifset(DAIF_IRQ_BIT);
315 isb();
316}
317
318static inline void disable_fiq(void)
319{
320 COMPILER_BARRIER();
321 write_daifset(DAIF_FIQ_BIT);
322 isb();
323}
324
325static inline void disable_serror(void)
326{
327 COMPILER_BARRIER();
328 write_daifset(DAIF_ABT_BIT);
329 isb();
330}
331
332static inline void disable_debug_exceptions(void)
333{
334 COMPILER_BARRIER();
335 write_daifset(DAIF_DBG_BIT);
336 isb();
337}
338
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100339void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
340 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100341
342/*******************************************************************************
343 * System register accessor prototypes
344 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100345DEFINE_SYSREG_READ_FUNC(midr_el1)
346DEFINE_SYSREG_READ_FUNC(mpidr_el1)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000347DEFINE_SYSREG_READ_FUNC(id_aa64mmfr0_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100348
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100349DEFINE_SYSREG_RW_FUNCS(scr_el3)
350DEFINE_SYSREG_RW_FUNCS(hcr_el2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100351
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100352DEFINE_SYSREG_RW_FUNCS(vbar_el1)
353DEFINE_SYSREG_RW_FUNCS(vbar_el2)
354DEFINE_SYSREG_RW_FUNCS(vbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100355
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100356DEFINE_SYSREG_RW_FUNCS(sctlr_el1)
357DEFINE_SYSREG_RW_FUNCS(sctlr_el2)
358DEFINE_SYSREG_RW_FUNCS(sctlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100359
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100360DEFINE_SYSREG_RW_FUNCS(actlr_el1)
361DEFINE_SYSREG_RW_FUNCS(actlr_el2)
362DEFINE_SYSREG_RW_FUNCS(actlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100363
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100364DEFINE_SYSREG_RW_FUNCS(esr_el1)
365DEFINE_SYSREG_RW_FUNCS(esr_el2)
366DEFINE_SYSREG_RW_FUNCS(esr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100367
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100368DEFINE_SYSREG_RW_FUNCS(afsr0_el1)
369DEFINE_SYSREG_RW_FUNCS(afsr0_el2)
370DEFINE_SYSREG_RW_FUNCS(afsr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100371
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100372DEFINE_SYSREG_RW_FUNCS(afsr1_el1)
373DEFINE_SYSREG_RW_FUNCS(afsr1_el2)
374DEFINE_SYSREG_RW_FUNCS(afsr1_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100375
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100376DEFINE_SYSREG_RW_FUNCS(far_el1)
377DEFINE_SYSREG_RW_FUNCS(far_el2)
378DEFINE_SYSREG_RW_FUNCS(far_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100379
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100380DEFINE_SYSREG_RW_FUNCS(mair_el1)
381DEFINE_SYSREG_RW_FUNCS(mair_el2)
382DEFINE_SYSREG_RW_FUNCS(mair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100383
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100384DEFINE_SYSREG_RW_FUNCS(amair_el1)
385DEFINE_SYSREG_RW_FUNCS(amair_el2)
386DEFINE_SYSREG_RW_FUNCS(amair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100387
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100388DEFINE_SYSREG_READ_FUNC(rvbar_el1)
389DEFINE_SYSREG_READ_FUNC(rvbar_el2)
390DEFINE_SYSREG_READ_FUNC(rvbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100391
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100392DEFINE_SYSREG_RW_FUNCS(rmr_el1)
393DEFINE_SYSREG_RW_FUNCS(rmr_el2)
394DEFINE_SYSREG_RW_FUNCS(rmr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100395
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100396DEFINE_SYSREG_RW_FUNCS(tcr_el1)
397DEFINE_SYSREG_RW_FUNCS(tcr_el2)
398DEFINE_SYSREG_RW_FUNCS(tcr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100399
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100400DEFINE_SYSREG_RW_FUNCS(ttbr0_el1)
401DEFINE_SYSREG_RW_FUNCS(ttbr0_el2)
402DEFINE_SYSREG_RW_FUNCS(ttbr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100403
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100404DEFINE_SYSREG_RW_FUNCS(ttbr1_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100405
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000406DEFINE_SYSREG_RW_FUNCS(vttbr_el2)
407
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100408DEFINE_SYSREG_RW_FUNCS(cptr_el2)
409DEFINE_SYSREG_RW_FUNCS(cptr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100410
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100411DEFINE_SYSREG_RW_FUNCS(cpacr_el1)
412DEFINE_SYSREG_RW_FUNCS(cntfrq_el0)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000413DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2)
414DEFINE_SYSREG_RW_FUNCS(cnthp_tval_el2)
415DEFINE_SYSREG_RW_FUNCS(cnthp_cval_el2)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100416DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1)
417DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1)
418DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000419DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0)
420DEFINE_SYSREG_RW_FUNCS(cntp_tval_el0)
421DEFINE_SYSREG_RW_FUNCS(cntp_cval_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100422DEFINE_SYSREG_READ_FUNC(cntpct_el0)
423DEFINE_SYSREG_RW_FUNCS(cnthctl_el2)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100424
Antonio Nino Diazdc4ed3d2018-11-23 13:54:00 +0000425#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
426 CNTP_CTL_ENABLE_MASK)
427#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
428 CNTP_CTL_IMASK_MASK)
429#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
430 CNTP_CTL_ISTATUS_MASK)
431
432#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
433#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
434
435#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
436#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
437
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100438DEFINE_SYSREG_RW_FUNCS(tpidr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100439
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100440DEFINE_SYSREG_RW_FUNCS(cntvoff_el2)
441
Andrew Thoelke4e126072014-06-04 21:10:52 +0100442DEFINE_SYSREG_RW_FUNCS(vpidr_el2)
443DEFINE_SYSREG_RW_FUNCS(vmpidr_el2)
444
Soby Mathew26fb90e2015-01-06 21:36:55 +0000445DEFINE_SYSREG_READ_FUNC(isr_el1)
446
David Cunado5f55e282016-10-31 17:37:34 +0000447DEFINE_SYSREG_RW_FUNCS(mdcr_el2)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100448DEFINE_SYSREG_RW_FUNCS(mdcr_el3)
David Cunadoc14b08e2016-11-25 00:21:59 +0000449DEFINE_SYSREG_RW_FUNCS(hstr_el2)
David Cunado4168f2f2017-10-02 17:41:39 +0100450DEFINE_SYSREG_RW_FUNCS(pmcr_el0)
David Cunado5f55e282016-10-31 17:37:34 +0000451
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000452/* GICv3 System Registers */
453
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100454DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1)
455DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2)
456DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3)
457DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1)
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100458DEFINE_RENAME_SYSREG_READ_FUNC(icc_rpr_el1, ICC_RPR_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100459DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000460DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100461DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1)
462DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1)
463DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1)
464DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1)
465DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1)
466DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1)
467DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100468DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_sgi0r_el1, ICC_SGI0R_EL1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000469DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sgi1r, ICC_SGI1R)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100470
Dimitris Papastamos525c37a2017-11-13 09:49:45 +0000471DEFINE_RENAME_SYSREG_RW_FUNCS(amcgcr_el0, AMCGCR_EL0)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100472DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr0_el0, AMCNTENCLR0_EL0)
473DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset0_el0, AMCNTENSET0_EL0)
474DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr1_el0, AMCNTENCLR1_EL0)
475DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset1_el0, AMCNTENSET1_EL0)
476
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100477DEFINE_RENAME_SYSREG_READ_FUNC(mpamidr_el1, MPAMIDR_EL1)
478DEFINE_RENAME_SYSREG_RW_FUNCS(mpam3_el3, MPAM3_EL3)
479DEFINE_RENAME_SYSREG_RW_FUNCS(mpam2_el2, MPAM2_EL2)
480DEFINE_RENAME_SYSREG_RW_FUNCS(mpamhcr_el2, MPAMHCR_EL2)
481
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100482DEFINE_RENAME_SYSREG_RW_FUNCS(pmblimitr_el1, PMBLIMITR_EL1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100483
David Cunadoce88eee2017-10-20 11:30:57 +0100484DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el3, ZCR_EL3)
485DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el2, ZCR_EL2)
486
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +0000487DEFINE_RENAME_SYSREG_READ_FUNC(erridr_el1, ERRIDR_EL1)
488DEFINE_RENAME_SYSREG_WRITE_FUNC(errselr_el1, ERRSELR_EL1)
489
490DEFINE_RENAME_SYSREG_READ_FUNC(erxfr_el1, ERXFR_EL1)
491DEFINE_RENAME_SYSREG_RW_FUNCS(erxctlr_el1, ERXCTLR_EL1)
492DEFINE_RENAME_SYSREG_RW_FUNCS(erxstatus_el1, ERXSTATUS_EL1)
493DEFINE_RENAME_SYSREG_READ_FUNC(erxaddr_el1, ERXADDR_EL1)
494DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc0_el1, ERXMISC0_EL1)
495DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc1_el1, ERXMISC1_EL1)
496
Antonio Nino Diazc326c342019-01-11 11:20:10 +0000497/* Armv8.2 Registers */
498DEFINE_RENAME_SYSREG_READ_FUNC(id_aa64mmfr2_el1, ID_AA64MMFR2_EL1)
499
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000500/* Armv8.3 Pointer Authentication Registers */
Antonio Nino Diaz25cda672019-02-19 11:53:51 +0000501DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeyhi_el1, APIAKeyHi_EL1)
502DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeylo_el1, APIAKeyLo_EL1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000503
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100504#define IS_IN_EL(x) \
505 (GET_EL(read_CurrentEl()) == MODE_EL##x)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100506
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100507#define IS_IN_EL1() IS_IN_EL(1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000508#define IS_IN_EL2() IS_IN_EL(2)
Douglas Raillard77414632018-08-21 12:54:45 +0100509#define IS_IN_EL3() IS_IN_EL(3)
510
511static inline unsigned int get_current_el(void)
512{
513 return GET_EL(read_CurrentEl());
514}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100515
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000516/*
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000517 * Check if an EL is implemented from AA64PFR0 register fields.
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000518 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000519static inline uint64_t el_implemented(unsigned int el)
520{
521 if (el > 3U) {
522 return EL_IMPL_NONE;
523 } else {
524 unsigned int shift = ID_AA64PFR0_EL1_SHIFT * el;
525
526 return (read_id_aa64pfr0_el1() >> shift) & ID_AA64PFR0_ELX_MASK;
527 }
528}
529
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100530/* Previously defined accesor functions with incomplete register names */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100531
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100532#define read_current_el() read_CurrentEl()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100533
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100534#define dsb() dsbsy()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100535
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100536#define read_midr() read_midr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100537
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100538#define read_mpidr() read_mpidr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100539
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100540#define read_scr() read_scr_el3()
541#define write_scr(_v) write_scr_el3(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100542
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100543#define read_hcr() read_hcr_el2()
544#define write_hcr(_v) write_hcr_el2(_v)
Sandrine Bailleux25232af2014-05-09 11:23:11 +0100545
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100546#define read_cpacr() read_cpacr_el1()
547#define write_cpacr(_v) write_cpacr_el1(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100548
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000549#endif /* ARCH_HELPERS_H */