blob: 5c0e952a9933a2a5f49e125b1d7339fc95305d93 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dimitris Papastamosa65841a2018-01-22 12:58:52 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2bd4ef22014-04-09 13:14:54 +01007#include <assert.h>
Soby Mathew981487a2015-07-13 14:10:57 +01008#include <string.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00009
10#include <arch.h>
11#include <arch_helpers.h>
12#include <common/debug.h>
13#include <lib/pmf/pmf.h>
14#include <lib/runtime_instr.h>
15#include <lib/smccc.h>
16#include <plat/common/platform.h>
17#include <services/arm_arch_svc.h>
18
Dan Handley714a0d22014-04-09 13:13:04 +010019#include "psci_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010020
21/*******************************************************************************
22 * PSCI frontend api for servicing SMCs. Described in the PSCI spec.
23 ******************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +010024int psci_cpu_on(u_register_t target_cpu,
25 uintptr_t entrypoint,
26 u_register_t context_id)
Achin Gupta4f6ad662013-10-25 09:08:21 +010027
28{
29 int rc;
Soby Mathew8595b872015-01-06 15:36:38 +000030 entry_point_info_t ep;
Achin Gupta4f6ad662013-10-25 09:08:21 +010031
32 /* Determine if the cpu exists of not */
Soby Mathew981487a2015-07-13 14:10:57 +010033 rc = psci_validate_mpidr(target_cpu);
34 if (rc != PSCI_E_SUCCESS)
Soby Mathew74e52a72014-10-02 16:56:51 +010035 return PSCI_E_INVALID_PARAMS;
Soby Mathew74e52a72014-10-02 16:56:51 +010036
Soby Mathewf1f97a12015-07-15 12:13:26 +010037 /* Validate the entry point and get the entry_point_info */
38 rc = psci_validate_entry_point(&ep, entrypoint, context_id);
Soby Mathew8595b872015-01-06 15:36:38 +000039 if (rc != PSCI_E_SUCCESS)
40 return rc;
41
Soby Mathew8595b872015-01-06 15:36:38 +000042 /*
Soby Mathew981487a2015-07-13 14:10:57 +010043 * To turn this cpu on, specify which power
Achin Gupta0959db52013-12-02 17:33:04 +000044 * levels need to be turned on
45 */
Sandrine Bailleux7497bff2016-04-25 09:28:43 +010046 return psci_cpu_on_start(target_cpu, &ep);
Achin Gupta4f6ad662013-10-25 09:08:21 +010047}
48
49unsigned int psci_version(void)
50{
51 return PSCI_MAJOR_VER | PSCI_MINOR_VER;
52}
53
54int psci_cpu_suspend(unsigned int power_state,
Soby Mathew011ca182015-07-29 17:05:03 +010055 uintptr_t entrypoint,
56 u_register_t context_id)
Achin Gupta4f6ad662013-10-25 09:08:21 +010057{
58 int rc;
Soby Mathew981487a2015-07-13 14:10:57 +010059 unsigned int target_pwrlvl, is_power_down_state;
Soby Mathew8595b872015-01-06 15:36:38 +000060 entry_point_info_t ep;
Soby Mathew981487a2015-07-13 14:10:57 +010061 psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} };
62 plat_local_state_t cpu_pd_state;
Achin Gupta4f6ad662013-10-25 09:08:21 +010063
Soby Mathew981487a2015-07-13 14:10:57 +010064 /* Validate the power_state parameter */
65 rc = psci_validate_power_state(power_state, &state_info);
66 if (rc != PSCI_E_SUCCESS) {
67 assert(rc == PSCI_E_INVALID_PARAMS);
68 return rc;
69 }
Vikram Kanigirif100f412014-04-01 19:26:26 +010070
Soby Mathew981487a2015-07-13 14:10:57 +010071 /*
72 * Get the value of the state type bit from the power state parameter.
73 */
74 is_power_down_state = psci_get_pstate_type(power_state);
Achin Gupta4f6ad662013-10-25 09:08:21 +010075
Soby Mathew981487a2015-07-13 14:10:57 +010076 /* Sanity check the requested suspend levels */
Soby Mathew24ab34f2016-05-03 17:11:42 +010077 assert(psci_validate_suspend_req(&state_info, is_power_down_state)
Soby Mathew981487a2015-07-13 14:10:57 +010078 == PSCI_E_SUCCESS);
Soby Mathew74e52a72014-10-02 16:56:51 +010079
Soby Mathew981487a2015-07-13 14:10:57 +010080 target_pwrlvl = psci_find_target_suspend_lvl(&state_info);
Sandrine Bailleuxf9f3bbf2016-06-22 16:35:01 +010081 if (target_pwrlvl == PSCI_INVALID_PWR_LVL) {
82 ERROR("Invalid target power level for suspend operation\n");
83 panic();
84 }
Soby Mathew981487a2015-07-13 14:10:57 +010085
86 /* Fast path for CPU standby.*/
Antonio Nino Diazde11a5b2018-08-01 16:42:10 +010087 if (is_cpu_standby_req(is_power_down_state, target_pwrlvl)) {
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +010088 if (psci_plat_pm_ops->cpu_standby == NULL)
Soby Mathew74e52a72014-10-02 16:56:51 +010089 return PSCI_E_INVALID_PARAMS;
Soby Mathew74e52a72014-10-02 16:56:51 +010090
Soby Mathew981487a2015-07-13 14:10:57 +010091 /*
92 * Set the state of the CPU power domain to the platform
93 * specific retention state and enter the standby state.
94 */
95 cpu_pd_state = state_info.pwr_domain_state[PSCI_CPU_PWR_LVL];
96 psci_set_cpu_local_state(cpu_pd_state);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +010097
98#if ENABLE_PSCI_STAT
dp-arm66abfbe2017-01-31 13:01:04 +000099 plat_psci_stat_accounting_start(&state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100100#endif
101
dp-arm3cac7862016-09-19 11:18:44 +0100102#if ENABLE_RUNTIME_INSTRUMENTATION
103 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
104 RT_INSTR_ENTER_HW_LOW_PWR,
105 PMF_NO_CACHE_MAINT);
106#endif
107
Soby Mathew981487a2015-07-13 14:10:57 +0100108 psci_plat_pm_ops->cpu_standby(cpu_pd_state);
Achin Gupta42c52802014-05-09 19:32:25 +0100109
Soby Mathew981487a2015-07-13 14:10:57 +0100110 /* Upon exit from standby, set the state back to RUN. */
111 psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN);
Achin Gupta42c52802014-05-09 19:32:25 +0100112
dp-arm3cac7862016-09-19 11:18:44 +0100113#if ENABLE_RUNTIME_INSTRUMENTATION
114 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
115 RT_INSTR_EXIT_HW_LOW_PWR,
116 PMF_NO_CACHE_MAINT);
117#endif
118
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100119#if ENABLE_PSCI_STAT
dp-arm66abfbe2017-01-31 13:01:04 +0000120 plat_psci_stat_accounting_stop(&state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100121
122 /* Update PSCI stats */
dp-arm66abfbe2017-01-31 13:01:04 +0000123 psci_stats_update_pwr_up(PSCI_CPU_PWR_LVL, &state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100124#endif
125
Soby Mathew74e52a72014-10-02 16:56:51 +0100126 return PSCI_E_SUCCESS;
Vikram Kanigiri3b7c59b2014-03-21 11:57:10 +0000127 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128
Achin Gupta42c52802014-05-09 19:32:25 +0100129 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100130 * If a power down state has been requested, we need to verify entry
131 * point and program entry information.
Soby Mathew8595b872015-01-06 15:36:38 +0000132 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100133 if (is_power_down_state != 0U) {
Soby Mathewf1f97a12015-07-15 12:13:26 +0100134 rc = psci_validate_entry_point(&ep, entrypoint, context_id);
Soby Mathew981487a2015-07-13 14:10:57 +0100135 if (rc != PSCI_E_SUCCESS)
136 return rc;
137 }
Soby Mathewf5121572014-09-30 11:19:51 +0100138
Soby Mathew8595b872015-01-06 15:36:38 +0000139 /*
Achin Gupta42c52802014-05-09 19:32:25 +0100140 * Do what is needed to enter the power down state. Upon success,
Soby Mathew981487a2015-07-13 14:10:57 +0100141 * enter the final wfi which will power down this CPU. This function
142 * might return if the power down was abandoned for any reason, e.g.
143 * arrival of an interrupt
Achin Gupta42c52802014-05-09 19:32:25 +0100144 */
Soby Mathew981487a2015-07-13 14:10:57 +0100145 psci_cpu_suspend_start(&ep,
146 target_pwrlvl,
147 &state_info,
148 is_power_down_state);
Soby Mathew74e52a72014-10-02 16:56:51 +0100149
Soby Mathew74e52a72014-10-02 16:56:51 +0100150 return PSCI_E_SUCCESS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100151}
152
Soby Mathew011ca182015-07-29 17:05:03 +0100153
154int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id)
Soby Mathew96168382014-12-17 14:47:57 +0000155{
156 int rc;
Soby Mathew981487a2015-07-13 14:10:57 +0100157 psci_power_state_t state_info;
Soby Mathew96168382014-12-17 14:47:57 +0000158 entry_point_info_t ep;
159
Soby Mathew96168382014-12-17 14:47:57 +0000160 /* Check if the current CPU is the last ON CPU in the system */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100161 if (psci_is_last_on_cpu() == 0U)
Soby Mathew96168382014-12-17 14:47:57 +0000162 return PSCI_E_DENIED;
163
Soby Mathewf1f97a12015-07-15 12:13:26 +0100164 /* Validate the entry point and get the entry_point_info */
165 rc = psci_validate_entry_point(&ep, entrypoint, context_id);
Soby Mathew96168382014-12-17 14:47:57 +0000166 if (rc != PSCI_E_SUCCESS)
167 return rc;
168
Soby Mathew981487a2015-07-13 14:10:57 +0100169 /* Query the psci_power_state for system suspend */
170 psci_query_sys_suspend_pwrstate(&state_info);
Soby Mathew96168382014-12-17 14:47:57 +0000171
ldts1821db22018-10-11 08:40:32 +0200172 /*
173 * Check if platform allows suspend to Highest power level
174 * (System level)
175 */
176 if (psci_find_target_suspend_lvl(&state_info) < PLAT_MAX_PWR_LVL)
177 return PSCI_E_DENIED;
178
Soby Mathew981487a2015-07-13 14:10:57 +0100179 /* Ensure that the psci_power_state makes sense */
Soby Mathew981487a2015-07-13 14:10:57 +0100180 assert(psci_validate_suspend_req(&state_info, PSTATE_TYPE_POWERDOWN)
181 == PSCI_E_SUCCESS);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100182 assert(is_local_state_off(
183 state_info.pwr_domain_state[PLAT_MAX_PWR_LVL]) != 0);
Soby Mathew96168382014-12-17 14:47:57 +0000184
185 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100186 * Do what is needed to enter the system suspend state. This function
187 * might return if the power down was abandoned for any reason, e.g.
188 * arrival of an interrupt
Soby Mathew96168382014-12-17 14:47:57 +0000189 */
Soby Mathew981487a2015-07-13 14:10:57 +0100190 psci_cpu_suspend_start(&ep,
191 PLAT_MAX_PWR_LVL,
192 &state_info,
193 PSTATE_TYPE_POWERDOWN);
Soby Mathew96168382014-12-17 14:47:57 +0000194
Soby Mathew96168382014-12-17 14:47:57 +0000195 return PSCI_E_SUCCESS;
196}
197
Achin Gupta4f6ad662013-10-25 09:08:21 +0100198int psci_cpu_off(void)
199{
200 int rc;
Soby Mathew011ca182015-07-29 17:05:03 +0100201 unsigned int target_pwrlvl = PLAT_MAX_PWR_LVL;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100202
Achin Gupta4f6ad662013-10-25 09:08:21 +0100203 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100204 * Do what is needed to power off this CPU and possible higher power
205 * levels if it able to do so. Upon success, enter the final wfi
206 * which will power down this CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100207 */
Soby Mathew981487a2015-07-13 14:10:57 +0100208 rc = psci_do_cpu_off(target_pwrlvl);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100209
Achin Gupta3140a9e2013-12-02 16:23:12 +0000210 /*
211 * The only error cpu_off can return is E_DENIED. So check if that's
212 * indeed the case.
213 */
Soby Mathew24ab34f2016-05-03 17:11:42 +0100214 assert(rc == PSCI_E_DENIED);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100215
216 return rc;
217}
218
Soby Mathew011ca182015-07-29 17:05:03 +0100219int psci_affinity_info(u_register_t target_affinity,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100220 unsigned int lowest_affinity_level)
221{
Varun Wadekar66231d12017-06-07 09:57:42 -0700222 int target_idx;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100223
Soby Mathew981487a2015-07-13 14:10:57 +0100224 /* We dont support level higher than PSCI_CPU_PWR_LVL */
225 if (lowest_affinity_level > PSCI_CPU_PWR_LVL)
226 return PSCI_E_INVALID_PARAMS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100227
Soby Mathew981487a2015-07-13 14:10:57 +0100228 /* Calculate the cpu index of the target */
229 target_idx = plat_core_pos_by_mpidr(target_affinity);
230 if (target_idx == -1)
231 return PSCI_E_INVALID_PARAMS;
Achin Gupta75f73672013-12-05 16:33:10 +0000232
Roberto Vargas6dc82142017-11-13 08:24:07 +0000233 /*
234 * Generic management:
235 * Perform cache maintanence ahead of reading the target CPU state to
236 * ensure that the data is not stale.
237 * There is a theoretical edge case where the cache may contain stale
238 * data for the target CPU data - this can occur under the following
239 * conditions:
240 * - the target CPU is in another cluster from the current
241 * - the target CPU was the last CPU to shutdown on its cluster
242 * - the cluster was removed from coherency as part of the CPU shutdown
243 *
244 * In this case the cache maintenace that was performed as part of the
245 * target CPUs shutdown was not seen by the current CPU's cluster. And
246 * so the cache may contain stale data for the target CPU.
247 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100248 flush_cpu_data_by_index((unsigned int)target_idx,
249 psci_svc_cpu_data.aff_info_state);
Roberto Vargas6dc82142017-11-13 08:24:07 +0000250
Soby Mathew981487a2015-07-13 14:10:57 +0100251 return psci_get_aff_info_state_by_idx(target_idx);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100252}
253
Soby Mathew011ca182015-07-29 17:05:03 +0100254int psci_migrate(u_register_t target_cpu)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100255{
Soby Mathew110fe362014-10-23 10:35:34 +0100256 int rc;
Soby Mathew011ca182015-07-29 17:05:03 +0100257 u_register_t resident_cpu_mpidr;
Soby Mathew110fe362014-10-23 10:35:34 +0100258
259 rc = psci_spd_migrate_info(&resident_cpu_mpidr);
260 if (rc != PSCI_TOS_UP_MIG_CAP)
261 return (rc == PSCI_TOS_NOT_UP_MIG_CAP) ?
262 PSCI_E_DENIED : PSCI_E_NOT_SUPPORTED;
263
264 /*
265 * Migrate should only be invoked on the CPU where
266 * the Secure OS is resident.
267 */
268 if (resident_cpu_mpidr != read_mpidr_el1())
269 return PSCI_E_NOT_PRESENT;
270
271 /* Check the validity of the specified target cpu */
Soby Mathew981487a2015-07-13 14:10:57 +0100272 rc = psci_validate_mpidr(target_cpu);
Soby Mathew110fe362014-10-23 10:35:34 +0100273 if (rc != PSCI_E_SUCCESS)
274 return PSCI_E_INVALID_PARAMS;
275
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100276 assert((psci_spd_pm != NULL) && (psci_spd_pm->svc_migrate != NULL));
Soby Mathew110fe362014-10-23 10:35:34 +0100277
278 rc = psci_spd_pm->svc_migrate(read_mpidr_el1(), target_cpu);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100279 assert((rc == PSCI_E_SUCCESS) || (rc == PSCI_E_INTERN_FAIL));
Soby Mathew110fe362014-10-23 10:35:34 +0100280
281 return rc;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100282}
283
Soby Mathew110fe362014-10-23 10:35:34 +0100284int psci_migrate_info_type(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100285{
Soby Mathew011ca182015-07-29 17:05:03 +0100286 u_register_t resident_cpu_mpidr;
Soby Mathew110fe362014-10-23 10:35:34 +0100287
288 return psci_spd_migrate_info(&resident_cpu_mpidr);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100289}
290
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100291u_register_t psci_migrate_info_up_cpu(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100292{
Soby Mathew011ca182015-07-29 17:05:03 +0100293 u_register_t resident_cpu_mpidr;
Soby Mathew110fe362014-10-23 10:35:34 +0100294 int rc;
295
Achin Gupta4f6ad662013-10-25 09:08:21 +0100296 /*
Soby Mathew110fe362014-10-23 10:35:34 +0100297 * Return value of this depends upon what
298 * psci_spd_migrate_info() returns.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100299 */
Soby Mathew110fe362014-10-23 10:35:34 +0100300 rc = psci_spd_migrate_info(&resident_cpu_mpidr);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100301 if ((rc != PSCI_TOS_NOT_UP_MIG_CAP) && (rc != PSCI_TOS_UP_MIG_CAP))
302 return (u_register_t)(register_t) PSCI_E_INVALID_PARAMS;
Soby Mathew110fe362014-10-23 10:35:34 +0100303
304 return resident_cpu_mpidr;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100305}
306
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100307int psci_node_hw_state(u_register_t target_cpu,
308 unsigned int power_level)
309{
310 int rc;
311
312 /* Validate target_cpu */
313 rc = psci_validate_mpidr(target_cpu);
314 if (rc != PSCI_E_SUCCESS)
315 return PSCI_E_INVALID_PARAMS;
316
317 /* Validate power_level against PLAT_MAX_PWR_LVL */
318 if (power_level > PLAT_MAX_PWR_LVL)
319 return PSCI_E_INVALID_PARAMS;
320
321 /*
322 * Dispatch this call to platform to query power controller, and pass on
323 * to the caller what it returns
324 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100325 assert(psci_plat_pm_ops->get_node_hw_state != NULL);
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100326 rc = psci_plat_pm_ops->get_node_hw_state(target_cpu, power_level);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100327 assert(((rc >= HW_ON) && (rc <= HW_STANDBY))
328 || (rc == PSCI_E_NOT_SUPPORTED)
329 || (rc == PSCI_E_INVALID_PARAMS));
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100330 return rc;
331}
332
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000333int psci_features(unsigned int psci_fid)
334{
Soby Mathew011ca182015-07-29 17:05:03 +0100335 unsigned int local_caps = psci_caps;
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000336
Dimitris Papastamosa65841a2018-01-22 12:58:52 +0000337 if (psci_fid == SMCCC_VERSION)
338 return PSCI_E_SUCCESS;
339
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000340 /* Check if it is a 64 bit function */
341 if (((psci_fid >> FUNCID_CC_SHIFT) & FUNCID_CC_MASK) == SMC_64)
342 local_caps &= PSCI_CAP_64BIT_MASK;
343
344 /* Check for invalid fid */
345 if (!(is_std_svc_call(psci_fid) && is_valid_fast_smc(psci_fid)
346 && is_psci_fid(psci_fid)))
347 return PSCI_E_NOT_SUPPORTED;
348
349
350 /* Check if the psci fid is supported or not */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100351 if ((local_caps & define_psci_cap(psci_fid)) == 0U)
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000352 return PSCI_E_NOT_SUPPORTED;
353
354 /* Format the feature flags */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100355 if ((psci_fid == PSCI_CPU_SUSPEND_AARCH32) ||
356 (psci_fid == PSCI_CPU_SUSPEND_AARCH64)) {
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000357 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100358 * The trusted firmware does not support OS Initiated Mode.
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000359 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100360 unsigned int ret = ((FF_PSTATE << FF_PSTATE_SHIFT) |
361 (((FF_SUPPORTS_OS_INIT_MODE == 1U) ? 0U : 1U)
362 << FF_MODE_SUPPORT_SHIFT));
363 return (int) ret;
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000364 }
365
366 /* Return 0 for all other fid's */
367 return PSCI_E_SUCCESS;
368}
369
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000370/*******************************************************************************
371 * PSCI top level handler for servicing SMCs.
372 ******************************************************************************/
Soby Mathewd0194872016-04-29 19:01:30 +0100373u_register_t psci_smc_handler(uint32_t smc_fid,
Soby Mathewa0fedc42016-06-16 14:52:04 +0100374 u_register_t x1,
375 u_register_t x2,
376 u_register_t x3,
377 u_register_t x4,
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000378 void *cookie,
379 void *handle,
Soby Mathewa0fedc42016-06-16 14:52:04 +0100380 u_register_t flags)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000381{
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100382 u_register_t ret;
383
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100384 if (is_caller_secure(flags))
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100385 return (u_register_t)SMC_UNK;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000386
Soby Mathew61e615b2015-01-15 11:49:49 +0000387 /* Check the fid against the capabilities */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100388 if ((psci_caps & define_psci_cap(smc_fid)) == 0U)
389 return (u_register_t)SMC_UNK;
Soby Mathew61e615b2015-01-15 11:49:49 +0000390
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100391 if (((smc_fid >> FUNCID_CC_SHIFT) & FUNCID_CC_MASK) == SMC_32) {
392 /* 32-bit PSCI function, clear top parameter bits */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000393
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100394 uint32_t r1 = (uint32_t)x1;
395 uint32_t r2 = (uint32_t)x2;
396 uint32_t r3 = (uint32_t)x3;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000397
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100398 switch (smc_fid) {
399 case PSCI_VERSION:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100400 ret = (u_register_t)psci_version();
401 break;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000402
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100403 case PSCI_CPU_OFF:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100404 ret = (u_register_t)psci_cpu_off();
405 break;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000406
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100407 case PSCI_CPU_SUSPEND_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100408 ret = (u_register_t)psci_cpu_suspend(r1, r2, r3);
409 break;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000410
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100411 case PSCI_CPU_ON_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100412 ret = (u_register_t)psci_cpu_on(r1, r2, r3);
413 break;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000414
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100415 case PSCI_AFFINITY_INFO_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100416 ret = (u_register_t)psci_affinity_info(r1, r2);
417 break;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000418
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100419 case PSCI_MIG_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100420 ret = (u_register_t)psci_migrate(r1);
421 break;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000422
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100423 case PSCI_MIG_INFO_TYPE:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100424 ret = (u_register_t)psci_migrate_info_type();
425 break;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100426
427 case PSCI_MIG_INFO_UP_CPU_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100428 ret = psci_migrate_info_up_cpu();
429 break;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100430
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100431 case PSCI_NODE_HW_STATE_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100432 ret = (u_register_t)psci_node_hw_state(r1, r2);
433 break;
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100434
Soby Mathew96168382014-12-17 14:47:57 +0000435 case PSCI_SYSTEM_SUSPEND_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100436 ret = (u_register_t)psci_system_suspend(r1, r2);
437 break;
Soby Mathew96168382014-12-17 14:47:57 +0000438
Juan Castillo4dc4a472014-08-12 11:17:06 +0100439 case PSCI_SYSTEM_OFF:
440 psci_system_off();
441 /* We should never return from psci_system_off() */
Jonathan Wrightde701832018-03-13 17:45:42 +0000442 break;
Juan Castillo4dc4a472014-08-12 11:17:06 +0100443
444 case PSCI_SYSTEM_RESET:
445 psci_system_reset();
446 /* We should never return from psci_system_reset() */
Jonathan Wrightde701832018-03-13 17:45:42 +0000447 break;
Juan Castillo4dc4a472014-08-12 11:17:06 +0100448
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000449 case PSCI_FEATURES:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100450 ret = (u_register_t)psci_features(r1);
451 break;
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000452
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100453#if ENABLE_PSCI_STAT
454 case PSCI_STAT_RESIDENCY_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100455 ret = psci_stat_residency(r1, r2);
456 break;
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100457
458 case PSCI_STAT_COUNT_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100459 ret = psci_stat_count(r1, r2);
460 break;
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100461#endif
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100462 case PSCI_MEM_PROTECT:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100463 ret = psci_mem_protect(r1);
464 break;
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100465
466 case PSCI_MEM_CHK_RANGE_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100467 ret = psci_mem_chk_range(r1, r2);
468 break;
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100469
Roberto Vargasb820ad02017-07-26 09:23:09 +0100470 case PSCI_SYSTEM_RESET2_AARCH32:
471 /* We should never return from psci_system_reset2() */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100472 ret = psci_system_reset2(r1, r2);
473 break;
Roberto Vargasb820ad02017-07-26 09:23:09 +0100474
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100475 default:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100476 WARN("Unimplemented PSCI Call: 0x%x\n", smc_fid);
477 ret = (u_register_t)SMC_UNK;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100478 break;
479 }
480 } else {
481 /* 64-bit PSCI function */
482
483 switch (smc_fid) {
484 case PSCI_CPU_SUSPEND_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100485 ret = (u_register_t)
486 psci_cpu_suspend((unsigned int)x1, x2, x3);
487 break;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100488
489 case PSCI_CPU_ON_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100490 ret = (u_register_t)psci_cpu_on(x1, x2, x3);
491 break;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100492
493 case PSCI_AFFINITY_INFO_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100494 ret = (u_register_t)
495 psci_affinity_info(x1, (unsigned int)x2);
496 break;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100497
498 case PSCI_MIG_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100499 ret = (u_register_t)psci_migrate(x1);
500 break;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100501
502 case PSCI_MIG_INFO_UP_CPU_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100503 ret = psci_migrate_info_up_cpu();
504 break;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100505
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100506 case PSCI_NODE_HW_STATE_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100507 ret = (u_register_t)psci_node_hw_state(
508 x1, (unsigned int) x2);
509 break;
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100510
Soby Mathew96168382014-12-17 14:47:57 +0000511 case PSCI_SYSTEM_SUSPEND_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100512 ret = (u_register_t)psci_system_suspend(x1, x2);
513 break;
Soby Mathew96168382014-12-17 14:47:57 +0000514
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100515#if ENABLE_PSCI_STAT
516 case PSCI_STAT_RESIDENCY_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100517 ret = psci_stat_residency(x1, (unsigned int) x2);
518 break;
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100519
520 case PSCI_STAT_COUNT_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100521 ret = psci_stat_count(x1, (unsigned int) x2);
522 break;
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100523#endif
524
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100525 case PSCI_MEM_CHK_RANGE_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100526 ret = psci_mem_chk_range(x1, x2);
527 break;
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100528
Roberto Vargasb820ad02017-07-26 09:23:09 +0100529 case PSCI_SYSTEM_RESET2_AARCH64:
530 /* We should never return from psci_system_reset2() */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100531 ret = psci_system_reset2((uint32_t) x1, x2);
532 break;
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100533
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100534 default:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100535 WARN("Unimplemented PSCI Call: 0x%x\n", smc_fid);
536 ret = (u_register_t)SMC_UNK;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100537 break;
538 }
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000539 }
540
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100541 return ret;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000542}