blob: b4a25fb0a77e661b5cf2e0469c30e813e97b5729 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Dimitris Papastamosa65841a2018-01-22 12:58:52 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Dan Handley2bd4ef22014-04-09 13:14:54 +01007#include <arch.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +01008#include <arch_helpers.h>
Dimitris Papastamosa65841a2018-01-22 12:58:52 +00009#include <arm_arch_svc.h>
Dan Handley2bd4ef22014-04-09 13:14:54 +010010#include <assert.h>
Soby Mathew96168382014-12-17 14:47:57 +000011#include <debug.h>
12#include <platform.h>
dp-arm3cac7862016-09-19 11:18:44 +010013#include <pmf.h>
14#include <runtime_instr.h>
Antonio Nino Diaz3c817f42018-03-21 10:49:27 +000015#include <smccc.h>
Soby Mathew981487a2015-07-13 14:10:57 +010016#include <string.h>
Dan Handley714a0d22014-04-09 13:13:04 +010017#include "psci_private.h"
Achin Gupta4f6ad662013-10-25 09:08:21 +010018
19/*******************************************************************************
20 * PSCI frontend api for servicing SMCs. Described in the PSCI spec.
21 ******************************************************************************/
Soby Mathew011ca182015-07-29 17:05:03 +010022int psci_cpu_on(u_register_t target_cpu,
23 uintptr_t entrypoint,
24 u_register_t context_id)
Achin Gupta4f6ad662013-10-25 09:08:21 +010025
26{
27 int rc;
Soby Mathew8595b872015-01-06 15:36:38 +000028 entry_point_info_t ep;
Achin Gupta4f6ad662013-10-25 09:08:21 +010029
30 /* Determine if the cpu exists of not */
Soby Mathew981487a2015-07-13 14:10:57 +010031 rc = psci_validate_mpidr(target_cpu);
32 if (rc != PSCI_E_SUCCESS)
Soby Mathew74e52a72014-10-02 16:56:51 +010033 return PSCI_E_INVALID_PARAMS;
Soby Mathew74e52a72014-10-02 16:56:51 +010034
Soby Mathewf1f97a12015-07-15 12:13:26 +010035 /* Validate the entry point and get the entry_point_info */
36 rc = psci_validate_entry_point(&ep, entrypoint, context_id);
Soby Mathew8595b872015-01-06 15:36:38 +000037 if (rc != PSCI_E_SUCCESS)
38 return rc;
39
Soby Mathew8595b872015-01-06 15:36:38 +000040 /*
Soby Mathew981487a2015-07-13 14:10:57 +010041 * To turn this cpu on, specify which power
Achin Gupta0959db52013-12-02 17:33:04 +000042 * levels need to be turned on
43 */
Sandrine Bailleux7497bff2016-04-25 09:28:43 +010044 return psci_cpu_on_start(target_cpu, &ep);
Achin Gupta4f6ad662013-10-25 09:08:21 +010045}
46
47unsigned int psci_version(void)
48{
49 return PSCI_MAJOR_VER | PSCI_MINOR_VER;
50}
51
52int psci_cpu_suspend(unsigned int power_state,
Soby Mathew011ca182015-07-29 17:05:03 +010053 uintptr_t entrypoint,
54 u_register_t context_id)
Achin Gupta4f6ad662013-10-25 09:08:21 +010055{
56 int rc;
Soby Mathew981487a2015-07-13 14:10:57 +010057 unsigned int target_pwrlvl, is_power_down_state;
Soby Mathew8595b872015-01-06 15:36:38 +000058 entry_point_info_t ep;
Soby Mathew981487a2015-07-13 14:10:57 +010059 psci_power_state_t state_info = { {PSCI_LOCAL_STATE_RUN} };
60 plat_local_state_t cpu_pd_state;
Achin Gupta4f6ad662013-10-25 09:08:21 +010061
Soby Mathew981487a2015-07-13 14:10:57 +010062 /* Validate the power_state parameter */
63 rc = psci_validate_power_state(power_state, &state_info);
64 if (rc != PSCI_E_SUCCESS) {
65 assert(rc == PSCI_E_INVALID_PARAMS);
66 return rc;
67 }
Vikram Kanigirif100f412014-04-01 19:26:26 +010068
Soby Mathew981487a2015-07-13 14:10:57 +010069 /*
70 * Get the value of the state type bit from the power state parameter.
71 */
72 is_power_down_state = psci_get_pstate_type(power_state);
Achin Gupta4f6ad662013-10-25 09:08:21 +010073
Soby Mathew981487a2015-07-13 14:10:57 +010074 /* Sanity check the requested suspend levels */
Soby Mathew24ab34f2016-05-03 17:11:42 +010075 assert(psci_validate_suspend_req(&state_info, is_power_down_state)
Soby Mathew981487a2015-07-13 14:10:57 +010076 == PSCI_E_SUCCESS);
Soby Mathew74e52a72014-10-02 16:56:51 +010077
Soby Mathew981487a2015-07-13 14:10:57 +010078 target_pwrlvl = psci_find_target_suspend_lvl(&state_info);
Sandrine Bailleuxf9f3bbf2016-06-22 16:35:01 +010079 if (target_pwrlvl == PSCI_INVALID_PWR_LVL) {
80 ERROR("Invalid target power level for suspend operation\n");
81 panic();
82 }
Soby Mathew981487a2015-07-13 14:10:57 +010083
84 /* Fast path for CPU standby.*/
Antonio Nino Diazde11a5b2018-08-01 16:42:10 +010085 if (is_cpu_standby_req(is_power_down_state, target_pwrlvl)) {
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +010086 if (psci_plat_pm_ops->cpu_standby == NULL)
Soby Mathew74e52a72014-10-02 16:56:51 +010087 return PSCI_E_INVALID_PARAMS;
Soby Mathew74e52a72014-10-02 16:56:51 +010088
Soby Mathew981487a2015-07-13 14:10:57 +010089 /*
90 * Set the state of the CPU power domain to the platform
91 * specific retention state and enter the standby state.
92 */
93 cpu_pd_state = state_info.pwr_domain_state[PSCI_CPU_PWR_LVL];
94 psci_set_cpu_local_state(cpu_pd_state);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +010095
96#if ENABLE_PSCI_STAT
dp-arm66abfbe2017-01-31 13:01:04 +000097 plat_psci_stat_accounting_start(&state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +010098#endif
99
dp-arm3cac7862016-09-19 11:18:44 +0100100#if ENABLE_RUNTIME_INSTRUMENTATION
101 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
102 RT_INSTR_ENTER_HW_LOW_PWR,
103 PMF_NO_CACHE_MAINT);
104#endif
105
Soby Mathew981487a2015-07-13 14:10:57 +0100106 psci_plat_pm_ops->cpu_standby(cpu_pd_state);
Achin Gupta42c52802014-05-09 19:32:25 +0100107
Soby Mathew981487a2015-07-13 14:10:57 +0100108 /* Upon exit from standby, set the state back to RUN. */
109 psci_set_cpu_local_state(PSCI_LOCAL_STATE_RUN);
Achin Gupta42c52802014-05-09 19:32:25 +0100110
dp-arm3cac7862016-09-19 11:18:44 +0100111#if ENABLE_RUNTIME_INSTRUMENTATION
112 PMF_CAPTURE_TIMESTAMP(rt_instr_svc,
113 RT_INSTR_EXIT_HW_LOW_PWR,
114 PMF_NO_CACHE_MAINT);
115#endif
116
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100117#if ENABLE_PSCI_STAT
dp-arm66abfbe2017-01-31 13:01:04 +0000118 plat_psci_stat_accounting_stop(&state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100119
120 /* Update PSCI stats */
dp-arm66abfbe2017-01-31 13:01:04 +0000121 psci_stats_update_pwr_up(PSCI_CPU_PWR_LVL, &state_info);
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100122#endif
123
Soby Mathew74e52a72014-10-02 16:56:51 +0100124 return PSCI_E_SUCCESS;
Vikram Kanigiri3b7c59b2014-03-21 11:57:10 +0000125 }
Achin Gupta4f6ad662013-10-25 09:08:21 +0100126
Achin Gupta42c52802014-05-09 19:32:25 +0100127 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100128 * If a power down state has been requested, we need to verify entry
129 * point and program entry information.
Soby Mathew8595b872015-01-06 15:36:38 +0000130 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100131 if (is_power_down_state != 0U) {
Soby Mathewf1f97a12015-07-15 12:13:26 +0100132 rc = psci_validate_entry_point(&ep, entrypoint, context_id);
Soby Mathew981487a2015-07-13 14:10:57 +0100133 if (rc != PSCI_E_SUCCESS)
134 return rc;
135 }
Soby Mathewf5121572014-09-30 11:19:51 +0100136
Soby Mathew8595b872015-01-06 15:36:38 +0000137 /*
Achin Gupta42c52802014-05-09 19:32:25 +0100138 * Do what is needed to enter the power down state. Upon success,
Soby Mathew981487a2015-07-13 14:10:57 +0100139 * enter the final wfi which will power down this CPU. This function
140 * might return if the power down was abandoned for any reason, e.g.
141 * arrival of an interrupt
Achin Gupta42c52802014-05-09 19:32:25 +0100142 */
Soby Mathew981487a2015-07-13 14:10:57 +0100143 psci_cpu_suspend_start(&ep,
144 target_pwrlvl,
145 &state_info,
146 is_power_down_state);
Soby Mathew74e52a72014-10-02 16:56:51 +0100147
Soby Mathew74e52a72014-10-02 16:56:51 +0100148 return PSCI_E_SUCCESS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100149}
150
Soby Mathew011ca182015-07-29 17:05:03 +0100151
152int psci_system_suspend(uintptr_t entrypoint, u_register_t context_id)
Soby Mathew96168382014-12-17 14:47:57 +0000153{
154 int rc;
Soby Mathew981487a2015-07-13 14:10:57 +0100155 psci_power_state_t state_info;
Soby Mathew96168382014-12-17 14:47:57 +0000156 entry_point_info_t ep;
157
Soby Mathew96168382014-12-17 14:47:57 +0000158 /* Check if the current CPU is the last ON CPU in the system */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100159 if (psci_is_last_on_cpu() == 0U)
Soby Mathew96168382014-12-17 14:47:57 +0000160 return PSCI_E_DENIED;
161
Soby Mathewf1f97a12015-07-15 12:13:26 +0100162 /* Validate the entry point and get the entry_point_info */
163 rc = psci_validate_entry_point(&ep, entrypoint, context_id);
Soby Mathew96168382014-12-17 14:47:57 +0000164 if (rc != PSCI_E_SUCCESS)
165 return rc;
166
Soby Mathew981487a2015-07-13 14:10:57 +0100167 /* Query the psci_power_state for system suspend */
168 psci_query_sys_suspend_pwrstate(&state_info);
Soby Mathew96168382014-12-17 14:47:57 +0000169
ldts1821db22018-10-11 08:40:32 +0200170 /*
171 * Check if platform allows suspend to Highest power level
172 * (System level)
173 */
174 if (psci_find_target_suspend_lvl(&state_info) < PLAT_MAX_PWR_LVL)
175 return PSCI_E_DENIED;
176
Soby Mathew981487a2015-07-13 14:10:57 +0100177 /* Ensure that the psci_power_state makes sense */
Soby Mathew981487a2015-07-13 14:10:57 +0100178 assert(psci_validate_suspend_req(&state_info, PSTATE_TYPE_POWERDOWN)
179 == PSCI_E_SUCCESS);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100180 assert(is_local_state_off(
181 state_info.pwr_domain_state[PLAT_MAX_PWR_LVL]) != 0);
Soby Mathew96168382014-12-17 14:47:57 +0000182
183 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100184 * Do what is needed to enter the system suspend state. This function
185 * might return if the power down was abandoned for any reason, e.g.
186 * arrival of an interrupt
Soby Mathew96168382014-12-17 14:47:57 +0000187 */
Soby Mathew981487a2015-07-13 14:10:57 +0100188 psci_cpu_suspend_start(&ep,
189 PLAT_MAX_PWR_LVL,
190 &state_info,
191 PSTATE_TYPE_POWERDOWN);
Soby Mathew96168382014-12-17 14:47:57 +0000192
Soby Mathew96168382014-12-17 14:47:57 +0000193 return PSCI_E_SUCCESS;
194}
195
Achin Gupta4f6ad662013-10-25 09:08:21 +0100196int psci_cpu_off(void)
197{
198 int rc;
Soby Mathew011ca182015-07-29 17:05:03 +0100199 unsigned int target_pwrlvl = PLAT_MAX_PWR_LVL;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100200
Achin Gupta4f6ad662013-10-25 09:08:21 +0100201 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100202 * Do what is needed to power off this CPU and possible higher power
203 * levels if it able to do so. Upon success, enter the final wfi
204 * which will power down this CPU.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100205 */
Soby Mathew981487a2015-07-13 14:10:57 +0100206 rc = psci_do_cpu_off(target_pwrlvl);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100207
Achin Gupta3140a9e2013-12-02 16:23:12 +0000208 /*
209 * The only error cpu_off can return is E_DENIED. So check if that's
210 * indeed the case.
211 */
Soby Mathew24ab34f2016-05-03 17:11:42 +0100212 assert(rc == PSCI_E_DENIED);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100213
214 return rc;
215}
216
Soby Mathew011ca182015-07-29 17:05:03 +0100217int psci_affinity_info(u_register_t target_affinity,
Achin Gupta4f6ad662013-10-25 09:08:21 +0100218 unsigned int lowest_affinity_level)
219{
Varun Wadekar66231d12017-06-07 09:57:42 -0700220 int target_idx;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100221
Soby Mathew981487a2015-07-13 14:10:57 +0100222 /* We dont support level higher than PSCI_CPU_PWR_LVL */
223 if (lowest_affinity_level > PSCI_CPU_PWR_LVL)
224 return PSCI_E_INVALID_PARAMS;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100225
Soby Mathew981487a2015-07-13 14:10:57 +0100226 /* Calculate the cpu index of the target */
227 target_idx = plat_core_pos_by_mpidr(target_affinity);
228 if (target_idx == -1)
229 return PSCI_E_INVALID_PARAMS;
Achin Gupta75f73672013-12-05 16:33:10 +0000230
Roberto Vargas6dc82142017-11-13 08:24:07 +0000231 /*
232 * Generic management:
233 * Perform cache maintanence ahead of reading the target CPU state to
234 * ensure that the data is not stale.
235 * There is a theoretical edge case where the cache may contain stale
236 * data for the target CPU data - this can occur under the following
237 * conditions:
238 * - the target CPU is in another cluster from the current
239 * - the target CPU was the last CPU to shutdown on its cluster
240 * - the cluster was removed from coherency as part of the CPU shutdown
241 *
242 * In this case the cache maintenace that was performed as part of the
243 * target CPUs shutdown was not seen by the current CPU's cluster. And
244 * so the cache may contain stale data for the target CPU.
245 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100246 flush_cpu_data_by_index((unsigned int)target_idx,
247 psci_svc_cpu_data.aff_info_state);
Roberto Vargas6dc82142017-11-13 08:24:07 +0000248
Soby Mathew981487a2015-07-13 14:10:57 +0100249 return psci_get_aff_info_state_by_idx(target_idx);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100250}
251
Soby Mathew011ca182015-07-29 17:05:03 +0100252int psci_migrate(u_register_t target_cpu)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100253{
Soby Mathew110fe362014-10-23 10:35:34 +0100254 int rc;
Soby Mathew011ca182015-07-29 17:05:03 +0100255 u_register_t resident_cpu_mpidr;
Soby Mathew110fe362014-10-23 10:35:34 +0100256
257 rc = psci_spd_migrate_info(&resident_cpu_mpidr);
258 if (rc != PSCI_TOS_UP_MIG_CAP)
259 return (rc == PSCI_TOS_NOT_UP_MIG_CAP) ?
260 PSCI_E_DENIED : PSCI_E_NOT_SUPPORTED;
261
262 /*
263 * Migrate should only be invoked on the CPU where
264 * the Secure OS is resident.
265 */
266 if (resident_cpu_mpidr != read_mpidr_el1())
267 return PSCI_E_NOT_PRESENT;
268
269 /* Check the validity of the specified target cpu */
Soby Mathew981487a2015-07-13 14:10:57 +0100270 rc = psci_validate_mpidr(target_cpu);
Soby Mathew110fe362014-10-23 10:35:34 +0100271 if (rc != PSCI_E_SUCCESS)
272 return PSCI_E_INVALID_PARAMS;
273
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100274 assert((psci_spd_pm != NULL) && (psci_spd_pm->svc_migrate != NULL));
Soby Mathew110fe362014-10-23 10:35:34 +0100275
276 rc = psci_spd_pm->svc_migrate(read_mpidr_el1(), target_cpu);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100277 assert((rc == PSCI_E_SUCCESS) || (rc == PSCI_E_INTERN_FAIL));
Soby Mathew110fe362014-10-23 10:35:34 +0100278
279 return rc;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100280}
281
Soby Mathew110fe362014-10-23 10:35:34 +0100282int psci_migrate_info_type(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100283{
Soby Mathew011ca182015-07-29 17:05:03 +0100284 u_register_t resident_cpu_mpidr;
Soby Mathew110fe362014-10-23 10:35:34 +0100285
286 return psci_spd_migrate_info(&resident_cpu_mpidr);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100287}
288
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100289u_register_t psci_migrate_info_up_cpu(void)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100290{
Soby Mathew011ca182015-07-29 17:05:03 +0100291 u_register_t resident_cpu_mpidr;
Soby Mathew110fe362014-10-23 10:35:34 +0100292 int rc;
293
Achin Gupta4f6ad662013-10-25 09:08:21 +0100294 /*
Soby Mathew110fe362014-10-23 10:35:34 +0100295 * Return value of this depends upon what
296 * psci_spd_migrate_info() returns.
Achin Gupta4f6ad662013-10-25 09:08:21 +0100297 */
Soby Mathew110fe362014-10-23 10:35:34 +0100298 rc = psci_spd_migrate_info(&resident_cpu_mpidr);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100299 if ((rc != PSCI_TOS_NOT_UP_MIG_CAP) && (rc != PSCI_TOS_UP_MIG_CAP))
300 return (u_register_t)(register_t) PSCI_E_INVALID_PARAMS;
Soby Mathew110fe362014-10-23 10:35:34 +0100301
302 return resident_cpu_mpidr;
Achin Gupta4f6ad662013-10-25 09:08:21 +0100303}
304
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100305int psci_node_hw_state(u_register_t target_cpu,
306 unsigned int power_level)
307{
308 int rc;
309
310 /* Validate target_cpu */
311 rc = psci_validate_mpidr(target_cpu);
312 if (rc != PSCI_E_SUCCESS)
313 return PSCI_E_INVALID_PARAMS;
314
315 /* Validate power_level against PLAT_MAX_PWR_LVL */
316 if (power_level > PLAT_MAX_PWR_LVL)
317 return PSCI_E_INVALID_PARAMS;
318
319 /*
320 * Dispatch this call to platform to query power controller, and pass on
321 * to the caller what it returns
322 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100323 assert(psci_plat_pm_ops->get_node_hw_state != NULL);
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100324 rc = psci_plat_pm_ops->get_node_hw_state(target_cpu, power_level);
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100325 assert(((rc >= HW_ON) && (rc <= HW_STANDBY))
326 || (rc == PSCI_E_NOT_SUPPORTED)
327 || (rc == PSCI_E_INVALID_PARAMS));
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100328 return rc;
329}
330
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000331int psci_features(unsigned int psci_fid)
332{
Soby Mathew011ca182015-07-29 17:05:03 +0100333 unsigned int local_caps = psci_caps;
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000334
Dimitris Papastamosa65841a2018-01-22 12:58:52 +0000335 if (psci_fid == SMCCC_VERSION)
336 return PSCI_E_SUCCESS;
337
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000338 /* Check if it is a 64 bit function */
339 if (((psci_fid >> FUNCID_CC_SHIFT) & FUNCID_CC_MASK) == SMC_64)
340 local_caps &= PSCI_CAP_64BIT_MASK;
341
342 /* Check for invalid fid */
343 if (!(is_std_svc_call(psci_fid) && is_valid_fast_smc(psci_fid)
344 && is_psci_fid(psci_fid)))
345 return PSCI_E_NOT_SUPPORTED;
346
347
348 /* Check if the psci fid is supported or not */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100349 if ((local_caps & define_psci_cap(psci_fid)) == 0U)
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000350 return PSCI_E_NOT_SUPPORTED;
351
352 /* Format the feature flags */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100353 if ((psci_fid == PSCI_CPU_SUSPEND_AARCH32) ||
354 (psci_fid == PSCI_CPU_SUSPEND_AARCH64)) {
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000355 /*
Soby Mathew981487a2015-07-13 14:10:57 +0100356 * The trusted firmware does not support OS Initiated Mode.
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000357 */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100358 unsigned int ret = ((FF_PSTATE << FF_PSTATE_SHIFT) |
359 (((FF_SUPPORTS_OS_INIT_MODE == 1U) ? 0U : 1U)
360 << FF_MODE_SUPPORT_SHIFT));
361 return (int) ret;
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000362 }
363
364 /* Return 0 for all other fid's */
365 return PSCI_E_SUCCESS;
366}
367
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000368/*******************************************************************************
369 * PSCI top level handler for servicing SMCs.
370 ******************************************************************************/
Soby Mathewd0194872016-04-29 19:01:30 +0100371u_register_t psci_smc_handler(uint32_t smc_fid,
Soby Mathewa0fedc42016-06-16 14:52:04 +0100372 u_register_t x1,
373 u_register_t x2,
374 u_register_t x3,
375 u_register_t x4,
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000376 void *cookie,
377 void *handle,
Soby Mathewa0fedc42016-06-16 14:52:04 +0100378 u_register_t flags)
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000379{
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100380 u_register_t ret;
381
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100382 if (is_caller_secure(flags))
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100383 return (u_register_t)SMC_UNK;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000384
Soby Mathew61e615b2015-01-15 11:49:49 +0000385 /* Check the fid against the capabilities */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100386 if ((psci_caps & define_psci_cap(smc_fid)) == 0U)
387 return (u_register_t)SMC_UNK;
Soby Mathew61e615b2015-01-15 11:49:49 +0000388
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100389 if (((smc_fid >> FUNCID_CC_SHIFT) & FUNCID_CC_MASK) == SMC_32) {
390 /* 32-bit PSCI function, clear top parameter bits */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000391
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100392 uint32_t r1 = (uint32_t)x1;
393 uint32_t r2 = (uint32_t)x2;
394 uint32_t r3 = (uint32_t)x3;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000395
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100396 switch (smc_fid) {
397 case PSCI_VERSION:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100398 ret = (u_register_t)psci_version();
399 break;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000400
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100401 case PSCI_CPU_OFF:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100402 ret = (u_register_t)psci_cpu_off();
403 break;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000404
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100405 case PSCI_CPU_SUSPEND_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100406 ret = (u_register_t)psci_cpu_suspend(r1, r2, r3);
407 break;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000408
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100409 case PSCI_CPU_ON_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100410 ret = (u_register_t)psci_cpu_on(r1, r2, r3);
411 break;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000412
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100413 case PSCI_AFFINITY_INFO_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100414 ret = (u_register_t)psci_affinity_info(r1, r2);
415 break;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000416
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100417 case PSCI_MIG_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100418 ret = (u_register_t)psci_migrate(r1);
419 break;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000420
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100421 case PSCI_MIG_INFO_TYPE:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100422 ret = (u_register_t)psci_migrate_info_type();
423 break;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100424
425 case PSCI_MIG_INFO_UP_CPU_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100426 ret = psci_migrate_info_up_cpu();
427 break;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100428
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100429 case PSCI_NODE_HW_STATE_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100430 ret = (u_register_t)psci_node_hw_state(r1, r2);
431 break;
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100432
Soby Mathew96168382014-12-17 14:47:57 +0000433 case PSCI_SYSTEM_SUSPEND_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100434 ret = (u_register_t)psci_system_suspend(r1, r2);
435 break;
Soby Mathew96168382014-12-17 14:47:57 +0000436
Juan Castillo4dc4a472014-08-12 11:17:06 +0100437 case PSCI_SYSTEM_OFF:
438 psci_system_off();
439 /* We should never return from psci_system_off() */
Jonathan Wrightde701832018-03-13 17:45:42 +0000440 break;
Juan Castillo4dc4a472014-08-12 11:17:06 +0100441
442 case PSCI_SYSTEM_RESET:
443 psci_system_reset();
444 /* We should never return from psci_system_reset() */
Jonathan Wrightde701832018-03-13 17:45:42 +0000445 break;
Juan Castillo4dc4a472014-08-12 11:17:06 +0100446
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000447 case PSCI_FEATURES:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100448 ret = (u_register_t)psci_features(r1);
449 break;
Soby Mathew6cdddaf2015-01-07 11:10:22 +0000450
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100451#if ENABLE_PSCI_STAT
452 case PSCI_STAT_RESIDENCY_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100453 ret = psci_stat_residency(r1, r2);
454 break;
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100455
456 case PSCI_STAT_COUNT_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100457 ret = psci_stat_count(r1, r2);
458 break;
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100459#endif
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100460 case PSCI_MEM_PROTECT:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100461 ret = psci_mem_protect(r1);
462 break;
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100463
464 case PSCI_MEM_CHK_RANGE_AARCH32:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100465 ret = psci_mem_chk_range(r1, r2);
466 break;
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100467
Roberto Vargasb820ad02017-07-26 09:23:09 +0100468 case PSCI_SYSTEM_RESET2_AARCH32:
469 /* We should never return from psci_system_reset2() */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100470 ret = psci_system_reset2(r1, r2);
471 break;
Roberto Vargasb820ad02017-07-26 09:23:09 +0100472
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100473 default:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100474 WARN("Unimplemented PSCI Call: 0x%x\n", smc_fid);
475 ret = (u_register_t)SMC_UNK;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100476 break;
477 }
478 } else {
479 /* 64-bit PSCI function */
480
481 switch (smc_fid) {
482 case PSCI_CPU_SUSPEND_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100483 ret = (u_register_t)
484 psci_cpu_suspend((unsigned int)x1, x2, x3);
485 break;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100486
487 case PSCI_CPU_ON_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100488 ret = (u_register_t)psci_cpu_on(x1, x2, x3);
489 break;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100490
491 case PSCI_AFFINITY_INFO_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100492 ret = (u_register_t)
493 psci_affinity_info(x1, (unsigned int)x2);
494 break;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100495
496 case PSCI_MIG_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100497 ret = (u_register_t)psci_migrate(x1);
498 break;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100499
500 case PSCI_MIG_INFO_UP_CPU_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100501 ret = psci_migrate_info_up_cpu();
502 break;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100503
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100504 case PSCI_NODE_HW_STATE_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100505 ret = (u_register_t)psci_node_hw_state(
506 x1, (unsigned int) x2);
507 break;
Jeenu Viswambharan7f03e9d92016-08-03 15:54:50 +0100508
Soby Mathew96168382014-12-17 14:47:57 +0000509 case PSCI_SYSTEM_SUSPEND_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100510 ret = (u_register_t)psci_system_suspend(x1, x2);
511 break;
Soby Mathew96168382014-12-17 14:47:57 +0000512
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100513#if ENABLE_PSCI_STAT
514 case PSCI_STAT_RESIDENCY_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100515 ret = psci_stat_residency(x1, (unsigned int) x2);
516 break;
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100517
518 case PSCI_STAT_COUNT_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100519 ret = psci_stat_count(x1, (unsigned int) x2);
520 break;
Yatharth Kochar241ec6c2016-05-09 18:26:35 +0100521#endif
522
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100523 case PSCI_MEM_CHK_RANGE_AARCH64:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100524 ret = psci_mem_chk_range(x1, x2);
525 break;
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100526
Roberto Vargasb820ad02017-07-26 09:23:09 +0100527 case PSCI_SYSTEM_RESET2_AARCH64:
528 /* We should never return from psci_system_reset2() */
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100529 ret = psci_system_reset2((uint32_t) x1, x2);
530 break;
Roberto Vargas0a4c2612017-08-03 08:16:16 +0100531
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100532 default:
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100533 WARN("Unimplemented PSCI Call: 0x%x\n", smc_fid);
534 ret = (u_register_t)SMC_UNK;
Andrew Thoelke89a3c842014-06-10 16:37:37 +0100535 break;
536 }
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000537 }
538
Antonio Nino Diaz78a95a62018-07-17 15:10:08 +0100539 return ret;
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000540}