blob: 7776f5bca5340f3bdc7dd480d40c6341f3596a47 [file] [log] [blame]
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01001Build Options
2=============
3
4The TF-A build system supports the following build options. Unless mentioned
5otherwise, these options are expected to be specified at the build command
6line and are not to be modified in any component makefiles. Note that the
7build system doesn't track dependency for build options. Therefore, if any of
8the build options are changed from a previous build, a clean build must be
9performed.
10
11.. _build_options_common:
12
13Common build options
14--------------------
15
16- ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the
17 compiler should use. Valid values are T32 and A32. It defaults to T32 due to
18 code having a smaller resulting size.
19
20- ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as
21 as the BL32 image when ``ARCH=aarch32``. The value should be the path to the
22 directory containing the SP source, relative to the ``bl32/``; the directory
23 is expected to contain a makefile called ``<aarch32_sp-value>.mk``.
24
johpow01fa59c6f2020-10-02 13:41:11 -050025- ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return
Juan Pablo Conde79b5f572024-04-03 13:18:40 -050026 zero at all but the highest implemented exception level. External
27 memory-mapped debug accesses are unaffected by this control.
28 The default value is 1 for all platforms.
johpow01fa59c6f2020-10-02 13:41:11 -050029
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +010030- ``ARCH`` : Choose the target build architecture for TF-A. It can take either
31 ``aarch64`` or ``aarch32`` as values. By default, it is defined to
32 ``aarch64``.
33
Alexei Fedorov132e6652020-12-07 16:38:53 +000034- ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies
35 one or more feature modifiers. This option has the form ``[no]feature+...``
36 and defaults to ``none``. It translates into compiler option
37 ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the
38 list of supported feature modifiers.
39
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +010040- ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when
41 compiling TF-A. Its value must be numeric, and defaults to 8 . See also,
42 *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in
43 :ref:`Firmware Design`.
44
45- ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when
46 compiling TF-A. Its value must be a numeric, and defaults to 0. See also,
47 *Armv8 Architecture Extensions* in :ref:`Firmware Design`.
48
Manish V Badarkheb59efca2023-06-27 11:40:21 +010049- ``ARM_BL2_SP_LIST_DTS``: Path to DTS file snippet to override the hardcoded
50 SP nodes in tb_fw_config.
51
52- ``ARM_SPMC_MANIFEST_DTS`` : path to an alternate manifest file used as the
53 SPMC Core manifest. Valid when ``SPD=spmd`` is selected.
54
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +010055- ``BL2``: This is an optional build option which specifies the path to BL2
56 image for the ``fip`` target. In this case, the BL2 in the TF-A will not be
57 built.
58
59- ``BL2U``: This is an optional build option which specifies the path to
60 BL2U image. In this case, the BL2U in TF-A will not be built.
61
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -060062- ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset
63 vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
64 entrypoint) or 1 (CPU reset to BL2 entrypoint).
65 The default value is 0.
66
67- ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3.
68 While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be
69 true in a 4-world system where RESET_TO_BL2 is 0.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +010070
Balint Dobszay719ba9c2021-03-26 16:23:18 +010071- ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the
72 FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided.
73
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +010074- ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place
75 (XIP) memory, like BL1. In these use-cases, it is necessary to initialize
76 the RW sections in RAM, while leaving the RO sections in place. This option
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -060077 enable this use-case. For now, this option is only supported
78 when RESET_TO_BL2 is set to '1'.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +010079
80- ``BL31``: This is an optional build option which specifies the path to
81 BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not
82 be built.
83
Robin van der Gracht06b5cdb2023-09-12 11:16:23 +020084- ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
85 file that contains the BL31 private key in PEM format or a PKCS11 URI. If
86 ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +010087
88- ``BL32``: This is an optional build option which specifies the path to
89 BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not
90 be built.
91
92- ``BL32_EXTRA1``: This is an optional build option which specifies the path to
93 Trusted OS Extra1 image for the ``fip`` target.
94
95- ``BL32_EXTRA2``: This is an optional build option which specifies the path to
96 Trusted OS Extra2 image for the ``fip`` target.
97
Robin van der Gracht06b5cdb2023-09-12 11:16:23 +020098- ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
99 file that contains the BL32 private key in PEM format or a PKCS11 URI. If
100 ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100101
Jaylyn Renfd5ff022024-08-02 11:58:23 +0100102- ``RMM``: This is an optional build option used when ``ENABLE_RME`` is set.
103 It specifies the path to RMM binary for the ``fip`` target. If the RMM option
104 is not specified, TF-A builds the TRP to load and run at R-EL2.
105
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100106- ``BL33``: Path to BL33 image in the host file system. This is mandatory for
107 ``fip`` target in case TF-A BL2 is used.
108
Robin van der Gracht06b5cdb2023-09-12 11:16:23 +0200109- ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
110 file that contains the BL33 private key in PEM format or a PKCS11 URI. If
111 ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100112
113- ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication
114 and ARMv8.5 Branch Target Identification support for TF-A BL images themselves.
115 If enabled, it is needed to use a compiler that supports the option
116 ``-mbranch-protection``. Selects the branch protection features to use:
117- 0: Default value turns off all types of branch protection
118- 1: Enables all types of branch protection features
119- 2: Return address signing to its standard level
120- 3: Extend the signing to include leaf functions
Alexei Fedorove039e482020-06-19 14:33:49 +0100121- 4: Turn on branch target identification mechanism
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100122
123 The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options
124 and resulting PAuth/BTI features.
125
126 +-------+--------------+-------+-----+
127 | Value | GCC option | PAuth | BTI |
128 +=======+==============+=======+=====+
129 | 0 | none | N | N |
130 +-------+--------------+-------+-----+
131 | 1 | standard | Y | Y |
132 +-------+--------------+-------+-----+
133 | 2 | pac-ret | Y | N |
134 +-------+--------------+-------+-----+
135 | 3 | pac-ret+leaf | Y | N |
136 +-------+--------------+-------+-----+
Alexei Fedorove039e482020-06-19 14:33:49 +0100137 | 4 | bti | N | Y |
138 +-------+--------------+-------+-----+
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100139
Manish Pandey34a305e2021-10-21 21:53:49 +0100140 This option defaults to 0.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100141 Note that Pointer Authentication is enabled for Non-secure world
142 irrespective of the value of this option if the CPU supports it.
143
144- ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the
145 compilation of each build. It must be set to a C string (including quotes
146 where applicable). Defaults to a string that contains the time and date of
147 the compilation.
148
149- ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A
150 build to be uniquely identified. Defaults to the current git commit id.
151
Grant Likely388248a2020-07-30 08:50:10 +0100152- ``BUILD_BASE``: Output directory for the build. Defaults to ``./build``
153
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100154- ``CFLAGS``: Extra user options appended on the compiler's command line in
155 addition to the options set by the build system.
156
157- ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may
158 release several CPUs out of reset. It can take either 0 (several CPUs may be
159 brought up) or 1 (only one CPU will ever be brought up during cold reset).
160 Default is 0. If the platform always brings up a single CPU, there is no
161 need to distinguish between primary and secondary CPUs and the boot path can
162 be optimised. The ``plat_is_my_cpu_primary()`` and
163 ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need
164 to be implemented in this case.
165
Sandrine Bailleuxd4c1d442020-01-15 10:23:25 +0100166- ``COT``: When Trusted Boot is enabled, selects the desired chain of trust.
167 Defaults to ``tbbr``.
168
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100169- ``CRASH_REPORTING``: A non-zero value enables a console dump of processor
170 register state when an unexpected exception occurs during execution of
171 BL31. This option defaults to the value of ``DEBUG`` - i.e. by default
172 this is only enabled for a debug build of the firmware.
173
174- ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
175 certificate generation tool to create new keys in case no valid keys are
176 present or specified. Allowed options are '0' or '1'. Default is '1'.
177
178- ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause
179 the AArch32 system registers to be included when saving and restoring the
180 CPU context. The option must be set to 0 for AArch64-only platforms (that
181 is on hardware that does not implement AArch32, or at least not at EL1 and
182 higher ELs). Default value is 1.
183
184- ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP
185 registers to be included when saving and restoring the CPU context. Default
186 is 0.
187
Arvind Ram Prakash4851b492023-10-06 14:35:21 -0500188- ``CTX_INCLUDE_MPAM_REGS``: Boolean option that, when set to 1, will cause the
189 Memory System Resource Partitioning and Monitoring (MPAM)
190 registers to be included when saving and restoring the CPU context.
191 Default is '0'.
192
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000193- ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV
194 registers to be saved/restored when entering/exiting an EL2 execution
195 context. This flag can take values 0 to 2, to align with the
Andre Przywara9563c502023-11-23 16:40:13 +0000196 ``ENABLE_FEAT`` mechanism. Default value is 0.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000197
198- ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer
199 Authentication for Secure world. This will cause the ARMv8.3-PAuth registers
200 to be included when saving and restoring the CPU context as part of world
Andre Przywara9563c502023-11-23 16:40:13 +0000201 switch. This flag can take values 0 to 2, to align with ``ENABLE_FEAT``
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000202 mechanism. Default value is 0.
203
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100204 Note that Pointer Authentication is enabled for Non-secure world irrespective
205 of the value of this flag if the CPU supports it.
206
Madhukar Pappireddy10a89192024-07-05 12:44:08 -0500207- ``CTX_INCLUDE_SVE_REGS``: Boolean option that, when set to 1, will cause the
208 SVE registers to be included when saving and restoring the CPU context. Note
209 that this build option requires ``ENABLE_SVE_FOR_SWD`` to be enabled. In
210 general, it is recommended to perform SVE context management in lower ELs
211 and skip in EL3 due to the additional cost of maintaining large data
212 structures to track the SVE state. Hence, the default value is 0.
213
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100214- ``DEBUG``: Chooses between a debug and release build. It can take either 0
215 (release) or 1 (debug) as values. 0 is the default.
216
Sumit Garg392e4df2019-11-15 10:43:00 +0530217- ``DECRYPTION_SUPPORT``: This build flag enables the user to select the
218 authenticated decryption algorithm to be used to decrypt firmware/s during
219 boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of
220 this flag is ``none`` to disable firmware decryption which is an optional
Manish Pandey34a305e2021-10-21 21:53:49 +0100221 feature as per TBBR.
Sumit Garg392e4df2019-11-15 10:43:00 +0530222
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100223- ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation
224 of the binary image. If set to 1, then only the ELF image is built.
225 0 is the default.
226
Boyan Karatotev677ed8a2023-02-16 09:45:29 +0000227- ``DISABLE_MTPMU``: Numeric option to disable ``FEAT_MTPMU`` (Multi Threaded
228 PMU). ``FEAT_MTPMU`` is an optional feature available on Armv8.6 onwards.
Andre Przywara9563c502023-11-23 16:40:13 +0000229 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Boyan Karatotev677ed8a2023-02-16 09:45:29 +0000230 mechanism. Default is ``0``.
Javier Almansa Sobrinof3a4c542020-11-23 18:38:15 +0000231
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100232- ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted
233 Board Boot authentication at runtime. This option is meant to be enabled only
234 for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this
235 flag has to be enabled. 0 is the default.
236
237- ``E``: Boolean option to make warnings into errors. Default is 1.
238
Boyan Karatoteve9e7e8a2022-12-07 10:26:48 +0000239 When specifying higher warnings levels (``W=1`` and higher), this option
240 defaults to 0. This is done to encourage contributors to use them, as they
241 are expected to produce warnings that would otherwise fail the build. New
242 contributions are still expected to build with ``W=0`` and ``E=1`` (the
243 default).
244
Yann Gautier5ae29c02024-01-16 19:39:31 +0100245- ``EARLY_CONSOLE``: This option is used to enable early traces before default
246 console is properly setup. It introduces EARLY_* traces macros, that will
247 use the non-EARLY traces macros if the flag is enabled, or do nothing
248 otherwise. To use this feature, platforms will have to create the function
249 plat_setup_early_console().
250 Default is 0 (disabled)
251
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100252- ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of
253 the normal boot flow. It must specify the entry point address of the EL3
254 payload. Please refer to the "Booting an EL3 payload" section for more
255 details.
256
Chris Kay925fda42021-05-25 10:42:56 +0100257- ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters
258 (also known as group 1 counters). These are implementation-defined counters,
259 and as such require additional platform configuration. Default is 0.
260
Chris Kayf11909f2021-08-19 11:21:52 +0100261- ``ENABLE_AMU_FCONF``: Enables configuration of the AMU through FCONF, which
262 allows platforms with auxiliary counters to describe them via the
263 ``HW_CONFIG`` device tree blob. Default is 0.
264
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100265- ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()``
266 are compiled out. For debug builds, this option defaults to 1, and calls to
267 ``assert()`` are left in place. For release builds, this option defaults to 0
268 and calls to ``assert()`` function are compiled out. This option can be set
269 independently of ``DEBUG``. It can also be used to hide any auxiliary code
270 that is only required for the assertion and does not fit in the assertion
271 itself.
272
Alexei Fedorovb8f26e92020-02-06 17:11:03 +0000273- ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100274 dumps or not. It is supported in both AArch64 and AArch32. However, in
275 AArch32 the format of the frame records are not defined in the AAPCS and they
276 are defined by the implementation. This implementation of backtrace only
277 supports the format used by GCC when T32 interworking is disabled. For this
278 reason enabling this option in AArch32 will force the compiler to only
279 generate A32 code. This option is enabled by default only in AArch64 debug
280 builds, but this behaviour can be overridden in each platform's Makefile or
281 in the build command line.
282
Andre Przywara9563c502023-11-23 16:40:13 +0000283- ``ENABLE_FEAT``
284 The Arm architecture defines several architecture extension features,
285 named FEAT_xxx in the architecure manual. Some of those features require
286 setup code in higher exception levels, other features might be used by TF-A
287 code itself.
288 Most of the feature flags defined in the TF-A build system permit to take
289 the values 0, 1 or 2, with the following meaning:
290
291 ::
292
293 ENABLE_FEAT_* = 0: Feature is disabled statically at compile time.
294 ENABLE_FEAT_* = 1: Feature is enabled unconditionally at compile time.
295 ENABLE_FEAT_* = 2: Feature is enabled, but checked at runtime.
296
297 When setting the flag to 0, the feature is disabled during compilation,
298 and the compiler's optimisation stage and the linker will try to remove
299 as much of this code as possible.
300 If it is defined to 1, the code will use the feature unconditionally, so the
301 CPU is expected to support that feature. The FEATURE_DETECTION debug
302 feature, if enabled, will verify this.
303 If the feature flag is set to 2, support for the feature will be compiled
304 in, but its existence will be checked at runtime, so it works on CPUs with
305 or without the feature. This is mostly useful for platforms which either
306 support multiple different CPUs, or where the CPU is configured at runtime,
307 like in emulators.
308
Andre Przywara0b7f1b02023-03-21 13:53:19 +0000309- ``ENABLE_FEAT_AMU``: Numeric value to enable Activity Monitor Unit
310 extensions. This flag can take the values 0 to 2, to align with the
Andre Przywara9563c502023-11-23 16:40:13 +0000311 ``ENABLE_FEAT`` mechanism. This is an optional architectural feature
Andre Przywara0b7f1b02023-03-21 13:53:19 +0000312 available on v8.4 onwards. Some v8.2 implementations also implement an AMU
313 and this option can be used to enable this feature on those systems as well.
314 This flag can take the values 0 to 2, the default is 0.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000315
316- ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1``
317 extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6
318 onwards. This flag can take the values 0 to 2, to align with the
Andre Przywara9563c502023-11-23 16:40:13 +0000319 ``ENABLE_FEAT`` mechanism. Default value is ``0``.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000320
321- ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2``
322 extension. It allows access to the SCXTNUM_EL2 (Software Context Number)
323 register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an
324 optional feature available on Arm v8.0 onwards. This flag can take values
Andre Przywara9563c502023-11-23 16:40:13 +0000325 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000326 Default value is ``0``.
327
Sona Mathew3b84c962023-10-25 16:48:19 -0500328- ``ENABLE_FEAT_CSV2_3``: Numeric value to enable support for ``FEAT_CSV2_3``
329 extension. This feature is supported in AArch64 state only and is an optional
330 feature available in Arm v8.0 implementations.
331 ``FEAT_CSV2_3`` implies the implementation of ``FEAT_CSV2_2``.
332 The flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
333 mechanism. Default value is ``0``.
334
Arvind Ram Prakash05b47632024-05-22 15:24:00 -0500335- ``ENABLE_FEAT_DEBUGV8P9``: Numeric value to enable ``FEAT_DEBUGV8P9``
336 extension which allows the ability to implement more than 16 breakpoints
337 and/or watchpoints. This feature is mandatory from v8.9 and is optional
338 from v8.8. This flag can take the values of 0 to 2, to align with the
339 ``ENABLE_FEAT`` mechanism. Default value is ``0``.
340
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000341- ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent
342 Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3.
343 ``FEAT_DIT`` is a mandatory architectural feature and is enabled from v8.4
344 and upwards. This flag can take the values 0 to 2, to align with the
Andre Przywara9563c502023-11-23 16:40:13 +0000345 ``ENABLE_FEAT`` mechanism. Default value is ``0``.
Jayanth Dodderi Chidanand76ff3632021-12-05 19:21:14 +0000346
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000347- ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter
Jayanth Dodderi Chidanand76ff3632021-12-05 19:21:14 +0000348 Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer
349 Physical Offset register) during EL2 to EL3 context save/restore operations.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000350 Its a mandatory architectural feature and is enabled from v8.6 and upwards.
Andre Przywara9563c502023-11-23 16:40:13 +0000351 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000352 mechanism. Default value is ``0``.
Jayanth Dodderi Chidanand76ff3632021-12-05 19:21:14 +0000353
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000354- ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps)
Jayanth Dodderi Chidanand76ff3632021-12-05 19:21:14 +0000355 feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000356 Read Trap Register) during EL2 to EL3 context save/restore operations.
357 Its a mandatory architectural feature and is enabled from v8.6 and upwards.
Andre Przywara9563c502023-11-23 16:40:13 +0000358 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000359 mechanism. Default value is ``0``.
360
Arvind Ram Prakash62d87e72024-06-06 11:33:37 -0500361- ``ENABLE_FEAT_FGT2``: Numeric value to enable support for FGT2
362 (Fine Grain Traps 2) feature allowing for access to Fine-grained trap 2 registers
363 during EL2 to EL3 context save/restore operations.
364 Its an optional architectural feature and is available from v8.8 and upwards.
365 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
366 mechanism. Default value is ``0``.
367
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000368- ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to
369 allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as
370 well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a
371 mandatory architectural feature and is enabled from v8.7 and upwards. This
Andre Przywara9563c502023-11-23 16:40:13 +0000372 flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000373 mechanism. Default value is ``0``.
374
Govindraj Rajad7b63ac2024-01-26 10:08:37 -0600375- ``ENABLE_FEAT_MTE2``: Numeric value to enable Memory Tagging Extension2
376 if the platform wants to use this feature and MTE2 is enabled at ELX.
377 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
378 mechanism. Default value is ``0``.
Govindraj Raja24d3a4e2023-12-21 13:57:49 -0600379
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000380- ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged
381 Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a
382 permission fault for any privileged data access from EL1/EL2 to virtual
383 memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a
384 mandatory architectural feature and is enabled from v8.1 and upwards. This
Andre Przywara9563c502023-11-23 16:40:13 +0000385 flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000386 mechanism. Default value is ``0``.
387
388- ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension.
389 ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This
Andre Przywara9563c502023-11-23 16:40:13 +0000390 flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400391 mechanism. Default value is ``0``.
392
393- ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP``
394 extension. This feature is only supported in AArch64 state. This flag can
Andre Przywara9563c502023-11-23 16:40:13 +0000395 take values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Juan Pablo Conde42305f22022-07-12 16:40:29 -0400396 Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from
397 Armv8.5 onwards.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000398
Andre Przywara46880dc2022-11-17 16:42:09 +0000399- ``ENABLE_FEAT_SB``: Boolean option to let the TF-A code use the ``FEAT_SB``
400 (Speculation Barrier) instruction ``FEAT_SB`` is an optional feature and
401 defaults to ``0`` for pre-Armv8.5 CPUs, but is mandatory for Armv8.5 or
402 later CPUs. It is enabled from v8.5 and upwards and if needed can be
403 overidden from platforms explicitly.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000404
405- ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2)
406 extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4.
Andre Przywara9563c502023-11-23 16:40:13 +0000407 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000408 mechanism. Default is ``0``.
Jayanth Dodderi Chidanand76ff3632021-12-05 19:21:14 +0000409
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100410- ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed
411 trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature
412 available on Arm v8.6. This flag can take values 0 to 2, to align with the
Andre Przywara9563c502023-11-23 16:40:13 +0000413 ``ENABLE_FEAT`` mechanism. Default is ``0``.
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +0100414
415 When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets
416 delayed by the amount of value in ``TWED_DELAY``.
417
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000418- ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization
419 Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register
420 during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory
421 architectural feature and is enabled from v8.1 and upwards. It can take
Andre Przywara9563c502023-11-23 16:40:13 +0000422 values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000423 Default value is ``0``.
johpow01f91e59f2021-08-04 19:38:18 -0500424
Mark Brownc37eee72023-03-14 20:13:03 +0000425- ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to
426 allow access to TCR2_EL2 (extended translation control) from EL2 as
427 well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a
428 mandatory architectural feature and is enabled from v8.9 and upwards. This
Andre Przywara9563c502023-11-23 16:40:13 +0000429 flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brownc37eee72023-03-14 20:13:03 +0000430 mechanism. Default value is ``0``.
431
Mark Brown293a6612023-03-14 20:48:43 +0000432- ``ENABLE_FEAT_S2PIE``: Numeric value to enable support for FEAT_S2PIE
433 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara9563c502023-11-23 16:40:13 +0000434 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown293a6612023-03-14 20:48:43 +0000435 mechanism. Default value is ``0``.
436
437- ``ENABLE_FEAT_S1PIE``: Numeric value to enable support for FEAT_S1PIE
438 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara9563c502023-11-23 16:40:13 +0000439 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown293a6612023-03-14 20:48:43 +0000440 mechanism. Default value is ``0``.
441
442- ``ENABLE_FEAT_S2POE``: Numeric value to enable support for FEAT_S2POE
443 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara9563c502023-11-23 16:40:13 +0000444 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown293a6612023-03-14 20:48:43 +0000445 mechanism. Default value is ``0``.
446
447- ``ENABLE_FEAT_S1POE``: Numeric value to enable support for FEAT_S1POE
448 at EL2 and below, and context switch relevant registers. This flag
Andre Przywara9563c502023-11-23 16:40:13 +0000449 can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Mark Brown293a6612023-03-14 20:48:43 +0000450 mechanism. Default value is ``0``.
451
Mark Brown326f2952023-03-14 21:33:04 +0000452- ``ENABLE_FEAT_GCS``: Numeric value to set the bit SCR_EL3.GCSEn in EL3 to
453 allow use of Guarded Control Stack from EL2 as well as adding the GCS
454 registers to the EL2 context save/restore operations. This flag can take
Andre Przywara9563c502023-11-23 16:40:13 +0000455 the values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism.
Mark Brown326f2952023-03-14 21:33:04 +0000456 Default value is ``0``.
457
Jayanth Dodderi Chidanand6b706862024-09-05 22:24:04 +0100458- ``ENABLE_FEAT_THE``: Numeric value to enable support for FEAT_THE
459 (Translation Hardening Extension) at EL2 and below, setting the bit
460 SCR_EL3.RCWMASKEn in EL3 to allow access to RCWMASK_EL1 and RCWSMASK_EL1
461 registers and context switch them.
462 Its an optional architectural feature and is available from v8.8 and upwards.
463 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
464 mechanism. Default value is ``0``.
465
Jayanth Dodderi Chidanand70cc1752024-09-06 13:49:31 +0100466- ``ENABLE_FEAT_SCTLR2``: Numeric value to enable support for FEAT_SCTLR2
467 (Extension to SCTLR_ELx) at EL2 and below, setting the bit
468 SCR_EL3.SCTLR2En in EL3 to allow access to SCTLR2_ELx registers and
469 context switch them. This feature is OPTIONAL from Armv8.0 implementations
470 and mandatory in Armv8.9 implementations.
471 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
472 mechanism. Default value is ``0``.
473
Sandrine Bailleux11427302019-12-17 09:38:08 +0100474- ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO)
zelalem-aweked5f45272019-11-12 16:20:17 -0600475 support in GCC for TF-A. This option is currently only supported for
476 AArch64. Default is 0.
477
Arvind Ram Prakashab28d4b2023-10-11 12:10:56 -0500478- ``ENABLE_FEAT_MPAM``: Numeric value to enable lower ELs to use MPAM
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100479 feature. MPAM is an optional Armv8.4 extension that enables various memory
480 system components and resources to define partitions; software running at
481 various ELs can assign themselves to desired partition to control their
482 performance aspects.
483
Andre Przywara9563c502023-11-23 16:40:13 +0000484 This flag can take values 0 to 2, to align with the ``ENABLE_FEAT``
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000485 mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to
486 access their own MPAM registers without trapping into EL3. This option
487 doesn't make use of partitioning in EL3, however. Platform initialisation
488 code should configure and use partitions in EL3 as required. This option
Arvind Ram Prakashab28d4b2023-10-11 12:10:56 -0500489 defaults to ``2`` since MPAM is enabled by default for NS world only.
490 The flag is automatically disabled when the target
491 architecture is AArch32.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100492
Chris Kay03be39d2021-05-05 13:38:30 +0100493- ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power
494 Mitigation Mechanism supported by certain Arm cores, which allows the SoC
495 firmware to detect and limit high activity events to assist in SoC processor
496 power domain dynamic power budgeting and limit the triggering of whole-rail
497 (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``.
498
499- ``ENABLE_MPMM_FCONF``: Enables configuration of MPMM through FCONF, which
500 allows platforms with cores supporting MPMM to describe them via the
501 ``HW_CONFIG`` device tree blob. Default is 0.
502
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100503- ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE)
504 support within generic code in TF-A. This option is currently only supported
Arvind Ram Prakash11b9b492022-11-22 14:41:00 -0600505 in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and
506 in BL32 (SP_min) for AARCH32. Default is 0.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100507
508- ``ENABLE_PMF``: Boolean option to enable support for optional Performance
509 Measurement Framework(PMF). Default is 0.
510
511- ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI
512 functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0.
513 In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must
514 be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in
515 software.
516
517- ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime
518 instrumentation which injects timestamp collection points into TF-A to
519 allow runtime performance to be measured. Currently, only PSCI is
520 instrumented. Enabling this option enables the ``ENABLE_PMF`` build option
521 as well. Default is 0.
522
Andre Przywaraf3e8cfc2022-11-17 16:42:09 +0000523- ``ENABLE_SPE_FOR_NS`` : Numeric value to enable Statistical Profiling
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100524 extensions. This is an optional architectural feature for AArch64.
Andre Przywara9563c502023-11-23 16:40:13 +0000525 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Andre Przywaraf3e8cfc2022-11-17 16:42:09 +0000526 mechanism. The default is 2 but is automatically disabled when the target
527 architecture is AArch32.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100528
Jayanth Dodderi Chidanandd62c6812023-03-07 10:43:19 +0000529- ``ENABLE_SVE_FOR_NS``: Numeric value to enable Scalable Vector Extension
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100530 (SVE) for the Non-secure world only. SVE is an optional architectural feature
Madhukar Pappireddy10a89192024-07-05 12:44:08 -0500531 for AArch64. This flag can take the values 0 to 2, to align with the
532 ``ENABLE_FEAT`` mechanism. At this time, this build option cannot be used on
533 systems that have SPM_MM enabled. The default value is 2.
534
535 Note that when SVE is enabled for the Non-secure world, access
536 to SVE, SIMD and floating-point functionality from the Secure world is
537 independently controlled by build option ``ENABLE_SVE_FOR_SWD``. When enabling
538 ``CTX_INCLUDE_FPREGS`` and ``ENABLE_SVE_FOR_NS`` together, it is mandatory to
539 enable ``CTX_INCLUDE_SVE_REGS``. This is to avoid corruption of the Non-secure
540 world data in the Z-registers which are aliased by the SIMD and FP registers.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100541
Madhukar Pappireddy10a89192024-07-05 12:44:08 -0500542- ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE and FPU/SIMD functionality
543 for the Secure world. SVE is an optional architectural feature for AArch64.
544 The default is 0 and it is automatically disabled when the target architecture
545 is AArch32.
546
547 .. note::
548 This build flag requires ``ENABLE_SVE_FOR_NS`` to be enabled. When enabling
549 ``ENABLE_SVE_FOR_SWD``, a developer must carefully consider whether
550 ``CTX_INCLUDE_SVE_REGS`` is also needed.
Max Shvetsovc4502772021-03-22 11:59:37 +0000551
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100552- ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection
553 checks in GCC. Allowed values are "all", "strong", "default" and "none". The
554 default value is set to "none". "strong" is the recommended stack protection
555 level if this feature is desired. "none" disables the stack protection. For
556 all values other than "none", the ``plat_get_stack_protector_canary()``
557 platform hook needs to be implemented. The value is passed as the last
558 component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``.
559
Sumit Gargc0c369c2019-11-15 18:47:53 +0530560- ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This
Manish Pandey34a305e2021-10-21 21:53:49 +0100561 flag depends on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargc0c369c2019-11-15 18:47:53 +0530562
563- ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload.
Manish Pandey34a305e2021-10-21 21:53:49 +0100564 This flag depends on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargc0c369c2019-11-15 18:47:53 +0530565
566- ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could
567 either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends
Manish Pandey34a305e2021-10-21 21:53:49 +0100568 on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargc0c369c2019-11-15 18:47:53 +0530569
570- ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector
571 (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT``
Manish Pandey34a305e2021-10-21 21:53:49 +0100572 build flag.
Sumit Gargc0c369c2019-11-15 18:47:53 +0530573
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100574- ``ERROR_DEPRECATED``: This option decides whether to treat the usage of
575 deprecated platform APIs, helper functions or drivers within Trusted
576 Firmware as error. It can take the value 1 (flag the use of deprecated
577 APIs as error) or 0. The default is 0.
578
Rajasekaran Kalidoss46359002023-05-09 12:28:07 +0200579- ``ETHOSN_NPU_DRIVER``: boolean option to enable a SiP service that can
580 configure an Arm® Ethos™-N NPU. To use this service the target platform's
581 ``HW_CONFIG`` must include the device tree nodes for the NPU. Currently, only
582 the Arm Juno platform has this included in its ``HW_CONFIG`` and the platform
583 only loads the ``HW_CONFIG`` in AArch64 builds. Default is 0.
584
585- ``ETHOSN_NPU_TZMP1``: boolean option to enable TZMP1 support for the
586 Arm® Ethos™-N NPU. Requires ``ETHOSN_NPU_DRIVER`` and
587 ``TRUSTED_BOARD_BOOT`` to be enabled.
588
589- ``ETHOSN_NPU_FW``: location of the NPU firmware binary
590 (```ethosn.bin```). This firmware image will be included in the FIP and
591 loaded at runtime.
592
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100593- ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions
594 targeted at EL3. When set ``0`` (default), no exceptions are expected or
Raghu Krishnamurthy669bf402022-07-25 14:44:33 -0700595 handled at EL3, and a panic will result. The exception to this rule is when
596 ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions
597 occuring during normal world execution, are trapped to EL3. Any exception
598 trapped during secure world execution are trapped to the SPMC. This is
599 supported only for AArch64 builds.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100600
Javier Almansa Sobrino0d1f6b12020-09-18 16:47:07 +0100601- ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when
602 ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``.
603 Default value is 40 (LOG_LEVEL_INFO).
604
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100605- ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault
606 injection from lower ELs, and this build option enables lower ELs to use
607 Error Records accessed via System Registers to inject faults. This is
608 applicable only to AArch64 builds.
609
610 This feature is intended for testing purposes only, and is advisable to keep
611 disabled for production images.
612
613- ``FIP_NAME``: This is an optional build option which specifies the FIP
614 filename for the ``fip`` target. Default is ``fip.bin``.
615
616- ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU
617 FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``.
618
Sumit Gargc0c369c2019-11-15 18:47:53 +0530619- ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values:
620
621 ::
622
623 0: Encryption is done with Secret Symmetric Key (SSK) which is common
624 for a class of devices.
625 1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is
626 unique per device.
627
Manish Pandey34a305e2021-10-21 21:53:49 +0100628 This flag depends on ``DECRYPTION_SUPPORT`` build flag.
Sumit Gargc0c369c2019-11-15 18:47:53 +0530629
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100630- ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create``
631 tool to create certificates as per the Chain of Trust described in
632 :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to
633 include the certificates in the FIP and FWU_FIP. Default value is '0'.
634
635 Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support
636 for the Trusted Board Boot feature in the BL1 and BL2 images, to generate
637 the corresponding certificates, and to include those certificates in the
638 FIP and FWU_FIP.
639
640 Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2
641 images will not include support for Trusted Board Boot. The FIP will still
642 include the corresponding certificates. This FIP can be used to verify the
643 Chain of Trust on the host machine through other mechanisms.
644
645 Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2
646 images will include support for Trusted Board Boot, but the FIP and FWU_FIP
647 will not include the corresponding certificates, causing a boot failure.
648
649- ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have
650 inherent support for specific EL3 type interrupts. Setting this build option
651 to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both
Madhukar Pappireddy86350ae2020-07-29 09:37:25 -0500652 by :ref:`platform abstraction layer<platform Interrupt Controller API>` and
653 :ref:`Interrupt Management Framework<Interrupt Management Framework>`.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100654 This allows GICv2 platforms to enable features requiring EL3 interrupt type.
655 This also means that all GICv2 Group 0 interrupts are delivered to EL3, and
656 the Secure Payload interrupts needs to be synchronously handed over to Secure
657 EL1 for handling. The default value of this option is ``0``, which means the
658 Group 0 interrupts are assumed to be handled by Secure EL1.
659
Manish Pandey0e3379d2022-10-10 11:43:08 +0100660- ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError
661 Interrupts, resulting from errors in NS world, will be always trapped in
662 EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions
663 will be trapped in the current exception level (or in EL1 if the current
664 exception level is EL0).
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100665
666- ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific
667 software operations are required for CPUs to enter and exit coherency.
668 However, newer systems exist where CPUs' entry to and exit from coherency
669 is managed in hardware. Such systems require software to only initiate these
670 operations, and the rest is managed in hardware, minimizing active software
671 management. In such systems, this boolean option enables TF-A to carry out
672 build and run-time optimizations during boot and power management operations.
673 This option defaults to 0 and if it is enabled, then it implies
674 ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled.
675
676 If this flag is disabled while the platform which TF-A is compiled for
677 includes cores that manage coherency in hardware, then a compilation error is
678 generated. This is based on the fact that a system cannot have, at the same
679 time, cores that manage coherency in hardware and cores that don't. In other
680 words, a platform cannot have, at the same time, cores that require
681 ``HW_ASSISTED_COHERENCY=1`` and cores that require
682 ``HW_ASSISTED_COHERENCY=0``.
683
684 Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of
685 translation library (xlat tables v2) must be used; version 1 of translation
686 library is not supported.
687
Varun Wadekar0a46eb12023-04-13 21:06:18 +0100688- ``IMPDEF_SYSREG_TRAP``: Numeric value to enable the handling traps for
689 implementation defined system register accesses from lower ELs. Default
690 value is ``0``.
691
Louis Mayencourtc1c2bf72020-02-13 08:21:34 +0000692- ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the
David Horstmannb2cc35f2021-01-21 12:29:59 +0000693 bottom, higher addresses at the top. This build flag can be set to '1' to
Louis Mayencourtc1c2bf72020-02-13 08:21:34 +0000694 invert this behavior. Lower addresses will be printed at the top and higher
695 addresses at the bottom.
696
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100697- ``KEY_ALG``: This build flag enables the user to select the algorithm to be
698 used for generating the PKCS keys and subsequent signing of the certificate.
Lionel Debievefefeffb2022-11-14 11:03:42 +0100699 It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular``
700 and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1
701 RSA 1.5 algorithm which is not TBBR compliant and is retained only for
702 compatibility. The default value of this flag is ``rsa`` which is the TBBR
703 compliant PKCS#1 RSA 2.1 scheme.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100704
Gilad Ben-Yossefa6e53422019-09-15 13:29:29 +0300705- ``KEY_SIZE``: This build flag enables the user to select the key size for
706 the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE``
707 depend on the chosen algorithm and the cryptographic module.
708
Lionel Debievefefeffb2022-11-14 11:03:42 +0100709 +---------------------------+------------------------------------+
710 | KEY_ALG | Possible key sizes |
711 +===========================+====================================+
Sandrine Bailleux2f37ce62023-10-26 15:14:42 +0200712 | rsa | 1024 , 2048 (default), 3072, 4096 |
Lionel Debievefefeffb2022-11-14 11:03:42 +0100713 +---------------------------+------------------------------------+
laurenw-armc2a5dce2023-10-03 15:36:25 -0500714 | ecdsa | 256 (default), 384 |
Lionel Debievefefeffb2022-11-14 11:03:42 +0100715 +---------------------------+------------------------------------+
716 | ecdsa-brainpool-regular | unavailable |
717 +---------------------------+------------------------------------+
718 | ecdsa-brainpool-twisted | unavailable |
719 +---------------------------+------------------------------------+
720
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100721- ``HASH_ALG``: This build flag enables the user to select the secure hash
722 algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``.
723 The default value of this flag is ``sha256``.
724
725- ``LDFLAGS``: Extra user options appended to the linkers' command line in
726 addition to the one set by the build system.
727
728- ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log
729 output compiled into the build. This should be one of the following:
730
731 ::
732
733 0 (LOG_LEVEL_NONE)
734 10 (LOG_LEVEL_ERROR)
735 20 (LOG_LEVEL_NOTICE)
736 30 (LOG_LEVEL_WARNING)
737 40 (LOG_LEVEL_INFO)
738 50 (LOG_LEVEL_VERBOSE)
739
740 All log output up to and including the selected log level is compiled into
741 the build. The default value is 40 in debug builds and 20 in release builds.
742
Alexei Fedorov913cb7e2020-01-23 14:27:38 +0000743- ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot
Manish V Badarkhe92de80a2021-12-16 10:41:47 +0000744 feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to
745 provide trust that the code taking the measurements and recording them has
746 not been tampered with.
Sandrine Bailleux533d8b32021-06-10 11:18:04 +0200747
Manish Pandey34a305e2021-10-21 21:53:49 +0100748 This option defaults to 0.
Alexei Fedorov913cb7e2020-01-23 14:27:38 +0000749
Govindraj Raja81525652023-07-18 13:55:33 -0500750- ``MARCH_DIRECTIVE``: used to pass a -march option from the platform build
751 options to the compiler. An example usage:
752
753 .. code:: make
754
755 MARCH_DIRECTIVE := -march=armv8.5-a
756
Bipin Ravie53e6ae2023-09-28 13:17:24 -0500757- ``HARDEN_SLS``: used to pass -mharden-sls=all from the TF-A build
758 options to the compiler currently supporting only of the options.
759 GCC documentation:
760 https://gcc.gnu.org/onlinedocs/gcc/AArch64-Options.html#index-mharden-sls
761
762 An example usage:
763
764 .. code:: make
765
766 HARDEN_SLS := 1
767
768 This option defaults to 0.
769
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100770- ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
Robin van der Gracht06b5cdb2023-09-12 11:16:23 +0200771 specifies a file that contains the Non-Trusted World private key in PEM
772 format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and it
773 will be used to save the key.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100774
775- ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is
776 optional. It is only needed if the platform makefile specifies that it
777 is required in order to build the ``fwu_fip`` target.
778
779- ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register
780 contents upon world switch. It can take either 0 (don't save and restore) or
781 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it
782 wants the timer registers to be saved and restored.
783
784- ``OVERRIDE_LIBC``: This option allows platforms to override the default libc
785 for the BL image. It can be either 0 (include) or 1 (remove). The default
786 value is 0.
787
788- ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that
789 the underlying hardware is not a full PL011 UART but a minimally compliant
790 generic UART, which is a subset of the PL011. The driver will not access
791 any register that is not part of the SBSA generic UART specification.
792 Default value is 0 (a full PL011 compliant UART is present).
793
794- ``PLAT``: Choose a platform to build TF-A for. The chosen platform name
795 must be subdirectory of any depth under ``plat/``, and must contain a
796 platform makefile named ``platform.mk``. For example, to build TF-A for the
797 Arm Juno board, select PLAT=juno.
798
Juan Pablo Condeb5ec1382023-11-08 16:14:28 -0600799- ``PLATFORM_REPORT_CTX_MEM_USE``: Reports the context memory allocated for
800 each core as well as the global context. The data includes the memory used
801 by each world and each privileged exception level. This build option is
802 applicable only for ``ARCH=aarch64`` builds. The default value is 0.
803
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100804- ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image
805 instead of the normal boot flow. When defined, it must specify the entry
806 point address for the preloaded BL33 image. This option is incompatible with
807 ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority
808 over ``PRELOADED_BL33_BASE``.
809
Arvind Ram Prakasheaa90192023-12-21 00:25:52 -0600810- ``PRESERVE_DSU_PMU_REGS``: This options when enabled allows the platform to
811 save/restore the DynamIQ Shared Unit's(DSU) Performance Monitoring Unit(PMU)
812 registers when the cluster goes through a power cycle. This is disabled by
813 default and platforms that require this feature have to enable them.
814
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100815- ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset
816 vector address can be programmed or is fixed on the platform. It can take
817 either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a
818 programmable reset address, it is expected that a CPU will start executing
819 code directly at the right address, both on a cold and warm reset. In this
820 case, there is no need to identify the entrypoint on boot and the boot path
821 can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface
822 does not need to be implemented in this case.
823
824- ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats
825 possible for the PSCI power-state parameter: original and extended State-ID
826 formats. This flag if set to 1, configures the generic PSCI layer to use the
827 extended format. The default value of this flag is 0, which means by default
828 the original power-state format is used by the PSCI implementation. This flag
829 should be specified by the platform makefile and it governs the return value
830 of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is
831 enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be
832 set to 1 as well.
833
Wing Li1e9b68a2023-01-26 18:33:36 -0800834- ``PSCI_OS_INIT_MODE``: Boolean flag to enable support for optional PSCI
835 OS-initiated mode. This option defaults to 0.
836
Manish Pandeyf90a73c2023-10-10 15:42:19 +0100837- ``ENABLE_FEAT_RAS``: Boolean flag to enable Armv8.2 RAS features. RAS features
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100838 are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2
Manish Pandey514a3012023-10-10 13:53:25 +0100839 or later CPUs. This flag can take the values 0 or 1. The default value is 0.
840 NOTE: This flag enables use of IESB capability to reduce entry latency into
841 EL3 even when RAS error handling is not performed on the platform. Hence this
842 flag is recommended to be turned on Armv8.2 and later CPUs.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100843
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100844- ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead
845 of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
846 entrypoint) or 1 (CPU reset to BL31 entrypoint).
847 The default value is 0.
848
849- ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided
850 in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector
851 instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1
852 entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0.
853
AlexeiFedorovc0ca2d72024-05-13 15:35:54 +0100854- ``RME_GPT_BITLOCK_BLOCK``: This defines the block size (in number of 512MB
855- blocks) covered by a single bit of the bitlock structure during RME GPT
856- operations. The lower the block size, the better opportunity for
857- parallelising GPT operations but at the cost of more bits being needed
858- for the bitlock structure. This numeric parameter can take the values
859- from 0 to 512 and must be a power of 2. The value of 0 is special and
860- and it chooses a single spinlock for all GPT L1 table entries. Default
861- value is 1 which corresponds to block size of 512MB per bit of bitlock
862- structure.
863
864- ``RME_GPT_MAX_BLOCK``: Numeric value in MB to define the maximum size of
AlexeiFedorovbd8b1bb2024-03-13 17:07:03 +0000865 supported contiguous blocks in GPT Library. This parameter can take the
866 values 0, 2, 32 and 512. Setting this value to 0 disables use of Contigious
Soby Mathewa16f40b2024-08-22 11:53:09 +0100867 descriptors. Default value is 512.
AlexeiFedorovbd8b1bb2024-03-13 17:07:03 +0000868
Robin van der Gracht06b5cdb2023-09-12 11:16:23 +0200869- ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
870 file that contains the ROT private key in PEM format or a PKCS11 URI and
871 enforces public key hash generation. If ``SAVE_KEYS=1``, only a file is
872 accepted and it will be used to save the key.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100873
874- ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the
875 certificate generation tool to save the keys used to establish the Chain of
876 Trust. Allowed options are '0' or '1'. Default is '0' (do not save).
877
878- ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional.
879 If a SCP_BL2 image is present then this option must be passed for the ``fip``
880 target.
881
Robin van der Gracht06b5cdb2023-09-12 11:16:23 +0200882- ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a
883 file that contains the SCP_BL2 private key in PEM format or a PKCS11 URI.
884 If ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100885
886- ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is
887 optional. It is only needed if the platform makefile specifies that it
888 is required in order to build the ``fwu_fip`` target.
889
890- ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software
891 Delegated Exception Interface to BL31 image. This defaults to ``0``.
892
893 When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be
894 set to ``1``.
895
896- ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be
897 isolated on separate memory pages. This is a trade-off between security and
898 memory usage. See "Isolating code and read-only data on separate memory
Olivier Deprez7efa3f12020-03-26 16:09:21 +0100899 pages" section in :ref:`Firmware Design`. This flag is disabled by default
900 and affects all BL images.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100901
Samuel Holland31a14e12018-10-17 21:40:18 -0500902- ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS
903 sections of BL31 (.bss, stacks, page tables, and coherent memory) to be
904 allocated in RAM discontiguous from the loaded firmware image. When set, the
David Horstmannb2cc35f2021-01-21 12:29:59 +0000905 platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and
Samuel Holland31a14e12018-10-17 21:40:18 -0500906 ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS
907 sections are placed in RAM immediately following the loaded firmware image.
908
Jiafei Pan0824b452022-02-24 10:47:33 +0800909- ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the
910 NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM
911 discontiguous from loaded firmware images. When set, the platform need to
912 provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This
913 flag is disabled by default and NOLOAD sections are placed in RAM immediately
914 following the loaded firmware image.
915
Madhukar Pappireddy10a89192024-07-05 12:44:08 -0500916- ``SEPARATE_SIMD_SECTION``: Setting this option to ``1`` allows the SIMD context
917 data structures to be put in a dedicated memory region as decided by platform
918 integrator. Default value is ``0`` which means the SIMD context is put in BSS
919 section of EL3 firmware.
920
Jeremy Linton684a0792021-01-26 22:42:03 -0600921- ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration
922 access requests via a standard SMCCC defined in `DEN0115`_. When combined with
923 UEFI+ACPI this can provide a certain amount of OS forward compatibility
924 with newer platforms that aren't ECAM compliant.
925
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100926- ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A.
927 This build option is only valid if ``ARCH=aarch64``. The value should be
928 the path to the directory containing the SPD source, relative to
929 ``services/spd/``; the directory is expected to contain a makefile called
Olivier Deprez7efa3f12020-03-26 16:09:21 +0100930 ``<spd-value>.mk``. The SPM Dispatcher standard service is located in
931 services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher
932 cannot be enabled when the ``SPM_MM`` option is enabled.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100933
934- ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can
935 take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops
936 execution in BL1 just before handing over to BL31. At this point, all
937 firmware images have been loaded in memory, and the MMU and caches are
938 turned off. Refer to the "Debugging options" section for more details.
939
Marc Bonniciabaac162021-12-01 18:00:40 +0000940- ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM
941 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
942 component runs at the EL3 exception level. The default value is ``0`` (
943 disabled). This configuration supports pre-Armv8.4 platforms (aka not
Olivier Deprezb6cd6702023-11-03 11:49:47 +0100944 implementing the ``FEAT_SEL2`` extension).
Marc Bonniciabaac162021-12-01 18:00:40 +0000945
Nishant Sharma9e719112023-06-27 00:36:01 +0100946- ``SPMC_AT_EL3_SEL0_SP`` : Boolean option to enable SEL0 SP load support when
947 ``SPMC_AT_EL3`` is enabled. The default value if ``0`` (disabled). This
948 option cannot be enabled (``1``) when (``SPMC_AT_EL3``) is disabled.
949
Jens Wiklanderba0ed3e2022-12-14 17:02:16 +0100950- ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM
951 Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to
952 indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading
953 mechanism should be used.
954
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +0000955- ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM
Olivier Deprez7efa3f12020-03-26 16:09:21 +0100956 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC
Marc Bonniciabaac162021-12-01 18:00:40 +0000957 component runs at the S-EL2 exception level provided by the ``FEAT_SEL2``
Olivier Deprez7efa3f12020-03-26 16:09:21 +0100958 extension. This is the default when enabling the SPM Dispatcher. When
959 disabled (0) it indicates the SPMC component runs at the S-EL1 execution
Marc Bonniciabaac162021-12-01 18:00:40 +0000960 state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations
961 support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2``
962 extension).
Olivier Deprez7efa3f12020-03-26 16:09:21 +0100963
Paul Beesleyfe975b42019-09-16 11:29:03 +0000964- ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure
Olivier Deprez7efa3f12020-03-26 16:09:21 +0100965 Partition Manager (SPM) implementation. The default value is ``0``
966 (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is
967 enabled (``SPD=spmd``).
Paul Beesleyfe975b42019-09-16 11:29:03 +0000968
Manish Pandey3f90ad72020-01-14 11:52:05 +0000969- ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the
Olivier Deprez7efa3f12020-03-26 16:09:21 +0100970 description of secure partitions. The build system will parse this file and
971 package all secure partition blobs into the FIP. This file is not
972 necessarily part of TF-A tree. Only available when ``SPD=spmd``.
Manish Pandey3f90ad72020-01-14 11:52:05 +0000973
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100974- ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles
975 secure interrupts (caught through the FIQ line). Platforms can enable
976 this directive if they need to handle such interruption. When enabled,
977 the FIQ are handled in monitor mode and non secure world is not allowed
978 to mask these events. Platforms that enable FIQ handling in SP_MIN shall
979 implement the api ``sp_min_plat_fiq_handler()``. The default value is 0.
980
Mark Brown64869972022-04-20 18:14:32 +0100981- ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3.
982 Platforms can configure this if they need to lower the hardware
983 limit, for example due to asymmetric configuration or limitations of
984 software run at lower ELs. The default is the architectural maximum
985 of 2048 which should be suitable for most configurations, the
986 hardware will limit the effective VL to the maximum physically supported
987 VL.
988
Jayanth Dodderi Chidanand7c7faff2022-10-11 17:16:07 +0100989- ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True
990 Random Number Generator Interface to BL31 image. This defaults to ``0``.
991
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +0100992- ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board
993 Boot feature. When set to '1', BL1 and BL2 images include support to load
994 and verify the certificates and images in a FIP, and BL1 includes support
995 for the Firmware Update. The default value is '0'. Generation and inclusion
996 of certificates in the FIP and FWU_FIP depends upon the value of the
997 ``GENERATE_COT`` option.
998
999 .. warning::
1000 This option depends on ``CREATE_KEYS`` to be enabled. If the keys
1001 already exist in disk, they will be overwritten without further notice.
1002
1003- ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It
Robin van der Gracht06b5cdb2023-09-12 11:16:23 +02001004 specifies a file that contains the Trusted World private key in PEM
1005 format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and
1006 it will be used to save the key.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01001007
1008- ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or
1009 synchronous, (see "Initializing a BL32 Image" section in
1010 :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using
1011 synchronous method) or 1 (BL32 is initialized using asynchronous method).
1012 Default is 0.
1013
1014- ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt
1015 routing model which routes non-secure interrupts asynchronously from TSP
1016 to EL3 causing immediate preemption of TSP. The EL3 is responsible
1017 for saving and restoring the TSP context in this routing model. The
1018 default routing model (when the value is 0) is to route non-secure
1019 interrupts to TSP allowing it to save its context and hand over
1020 synchronously to EL3 via an SMC.
1021
1022 .. note::
1023 When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT``
1024 must also be set to ``1``.
1025
Manish V Badarkheb59efca2023-06-27 11:40:21 +01001026- ``TS_SP_FW_CONFIG``: DTC build flag to include Trusted Services (Crypto and
1027 internal-trusted-storage) as SP in tb_fw_config device tree.
1028
Jayanth Dodderi Chidanand4b5489c2022-03-28 15:28:55 +01001029- ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of
1030 WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set
1031 this delay. It can take values in the range (0-15). Default value is ``0``
1032 and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed.
1033 Platforms need to explicitly update this value based on their requirements.
1034
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01001035- ``USE_ARM_LINK``: This flag determines whether to enable support for ARM
1036 linker. When the ``LINKER`` build variable points to the armlink linker,
1037 this flag is enabled automatically. To enable support for armlink, platforms
1038 will have to provide a scatter file for the BL image. Currently, Tegra
1039 platforms use the armlink support to compile BL3-1 images.
1040
1041- ``USE_COHERENT_MEM``: This flag determines whether to include the coherent
1042 memory region in the BL memory map or not (see "Use of Coherent memory in
1043 TF-A" section in :ref:`Firmware Design`). It can take the value 1
1044 (Coherent memory region is included) or 0 (Coherent memory region is
1045 excluded). Default is 1.
1046
Louis Mayencourt6b232d92020-02-28 16:57:30 +00001047- ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the
1048 firmware configuration framework. This will move the io_policies into a
Louis Mayencourtbadcac82019-10-24 15:18:46 +01001049 configuration device tree, instead of static structure in the code base.
1050
Manish V Badarkhead339892020-06-29 10:32:53 +01001051- ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors
1052 at runtime using fconf. If this flag is enabled, COT descriptors are
1053 statically captured in tb_fw_config file in the form of device tree nodes
1054 and properties. Currently, COT descriptors used by BL2 are moved to the
1055 device tree and COT descriptors used by BL1 are retained in the code
Manish Pandey34a305e2021-10-21 21:53:49 +01001056 base statically.
Manish V Badarkhead339892020-06-29 10:32:53 +01001057
Balint Dobszayd0dbd5e2019-12-18 15:28:00 +01001058- ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in
1059 runtime using firmware configuration framework. The platform specific SDEI
1060 shared and private events configuration is retrieved from device tree rather
Manish Pandey34a305e2021-10-21 21:53:49 +01001061 than static C structures at compile time. This is only supported if
1062 SDEI_SUPPORT build flag is enabled.
Louis Mayencourtbadcac82019-10-24 15:18:46 +01001063
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -05001064- ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0
1065 and Group1 secure interrupts using the firmware configuration framework. The
1066 platform specific secure interrupt property descriptor is retrieved from
1067 device tree in runtime rather than depending on static C structure at compile
Manish Pandey34a305e2021-10-21 21:53:49 +01001068 time.
Madhukar Pappireddy02cc3ff2020-06-02 09:26:30 -05001069
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01001070- ``USE_ROMLIB``: This flag determines whether library at ROM will be used.
1071 This feature creates a library of functions to be placed in ROM and thus
1072 reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default
1073 is 0.
1074
1075- ``V``: Verbose build. If assigned anything other than 0, the build commands
1076 are printed. Default is 0.
1077
1078- ``VERSION_STRING``: String used in the log output for each TF-A image.
1079 Defaults to a string formed by concatenating the version number, build type
1080 and build string.
1081
1082- ``W``: Warning level. Some compiler warning options of interest have been
1083 regrouped and put in the root Makefile. This flag can take the values 0 to 3,
1084 each level enabling more warning options. Default is 0.
1085
Boyan Karatoteve9e7e8a2022-12-07 10:26:48 +00001086 This option is closely related to the ``E`` option, which enables
1087 ``-Werror``.
1088
1089 - ``W=0`` (default)
1090
1091 Enables a wide assortment of warnings, most notably ``-Wall`` and
1092 ``-Wextra``, as well as various bad practices and things that are likely to
1093 result in errors. Includes some compiler specific flags. No warnings are
1094 expected at this level for any build.
1095
1096 - ``W=1``
1097
1098 Enables warnings we want the generic build to include but are too time
1099 consuming to fix at the moment. It re-enables warnings taken out for
1100 ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected
1101 to eventually be merged into ``W=0``. Some warnings are expected on some
1102 builds, but new contributions should not introduce new ones.
1103
1104 - ``W=2`` (recommended)
1105
1106 Enables warnings we want the generic build to include but cannot be enabled
1107 due to external libraries. This level is expected to eventually be merged
1108 into ``W=0``. Lots of warnings are expected, primarily from external
1109 libraries like zlib and compiler-rt, but new controbutions should not
1110 introduce new ones.
1111
1112 - ``W=3``
1113
1114 Enables warnings that are informative but not necessary and generally too
1115 verbose and frequently ignored. A very large number of warnings are
1116 expected.
1117
1118 The exact set of warning flags depends on the compiler and TF-A warning
1119 level, however they are all succinctly set in the top-level Makefile. Please
1120 refer to the `GCC`_ or `Clang`_ documentation for more information on the
1121 individual flags.
1122
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01001123- ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on
1124 the CPU after warm boot. This is applicable for platforms which do not
1125 require interconnect programming to enable cache coherency (eg: single
1126 cluster platforms). If this option is enabled, then warm boot path
1127 enables D-caches immediately after enabling MMU. This option defaults to 0.
1128
Manish V Badarkhe75c972a2020-03-22 05:06:38 +00001129- ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory
1130 tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The
1131 default value of this flag is ``no``. Note this option must be enabled only
1132 for ARM architecture greater than Armv8.5-A.
1133
Manish V Badarkhea59fa012020-07-31 08:38:49 +01001134- ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT``
1135 speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``.
1136 The default value of this flag is ``0``.
1137
1138 ``AT`` speculative errata workaround disables stage1 page table walk for
1139 lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point
1140 produces either the correct result or failure without TLB allocation.
Manish V Badarkhe2801ed42020-04-28 04:53:32 +01001141
1142 This boolean option enables errata for all below CPUs.
1143
Manish V Badarkhea59fa012020-07-31 08:38:49 +01001144 +---------+--------------+-------------------------+
1145 | Errata | CPU | Workaround Define |
1146 +=========+==============+=========================+
1147 | 1165522 | Cortex-A76 | ``ERRATA_A76_1165522`` |
1148 +---------+--------------+-------------------------+
1149 | 1319367 | Cortex-A72 | ``ERRATA_A72_1319367`` |
1150 +---------+--------------+-------------------------+
1151 | 1319537 | Cortex-A57 | ``ERRATA_A57_1319537`` |
1152 +---------+--------------+-------------------------+
1153 | 1530923 | Cortex-A55 | ``ERRATA_A55_1530923`` |
1154 +---------+--------------+-------------------------+
1155 | 1530924 | Cortex-A53 | ``ERRATA_A53_1530924`` |
1156 +---------+--------------+-------------------------+
1157
1158 .. note::
1159 This option is enabled by build only if platform sets any of above defines
1160 mentioned in ’Workaround Define' column in the table.
1161 If this option is enabled for the EL3 software then EL2 software also must
1162 implement this workaround due to the behaviour of the errata mentioned
1163 in new SDEN document which will get published soon.
Manish V Badarkhe2801ed42020-04-28 04:53:32 +01001164
Manish Pandey7c6fcb42022-09-27 14:30:34 +01001165- ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR
Varun Wadekar92234852020-06-12 10:11:28 -07001166 bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs.
1167 This flag is disabled by default.
1168
Juan Pablo Conde52865522022-06-28 16:56:32 -04001169- ``OPENSSL_DIR``: This option is used to provide the path to a directory on the
1170 host machine where a custom installation of OpenSSL is located, which is used
1171 to build the certificate generation, firmware encryption and FIP tools. If
1172 this option is not set, the default OS installation will be used.
Manish V Badarkhe3589b702020-07-29 10:58:44 +01001173
Madhukar Pappireddy7a554a12020-08-12 13:18:19 -05001174- ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for
1175 functions that wait for an arbitrary time length (udelay and mdelay). The
1176 default value is 0.
1177
Jayanth Dodderi Chidanand69316752022-05-09 12:33:03 +01001178- ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record
1179 buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an
1180 optional architectural feature for AArch64. This flag can take the values
Andre Przywara9563c502023-11-23 16:40:13 +00001181 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0
Jayanth Dodderi Chidanand69316752022-05-09 12:33:03 +01001182 and it is automatically disabled when the target architecture is AArch32.
johpow0181865962022-01-28 17:06:20 -06001183
Jayanth Dodderi Chidananda793ccc2022-05-19 14:08:28 +01001184- ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer
Manish V Badarkhe20df29c2021-07-02 09:10:56 +01001185 control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented
1186 but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural
Jayanth Dodderi Chidananda793ccc2022-05-19 14:08:28 +01001187 feature for AArch64. This flag can take the values 0 to 2, to align with the
Andre Przywara9563c502023-11-23 16:40:13 +00001188 ``ENABLE_FEAT`` mechanism. The default is 0 and it is automatically
Jayanth Dodderi Chidananda793ccc2022-05-19 14:08:28 +01001189 disabled when the target architecture is AArch32.
Manish V Badarkhe20df29c2021-07-02 09:10:56 +01001190
Andre Przywara44e33e02022-11-17 16:42:09 +00001191- ``ENABLE_SYS_REG_TRACE_FOR_NS``: Numeric value to enable trace system
Manish V Badarkhef356f7e2021-06-29 11:44:20 +01001192 registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented
1193 but unused). This feature is available if trace unit such as ETMv4.x, and
Andre Przywara44e33e02022-11-17 16:42:09 +00001194 ETE(extending ETM feature) is implemented. This flag can take the values
Andre Przywara9563c502023-11-23 16:40:13 +00001195 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0.
Manish V Badarkhef356f7e2021-06-29 11:44:20 +01001196
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +00001197- ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers
Manish V Badarkhe51a97112021-07-08 09:33:18 +01001198 access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused),
Jayanth Dodderi Chidanand38b461a2022-02-28 23:41:41 +00001199 if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align
Andre Przywara9563c502023-11-23 16:40:13 +00001200 with the ``ENABLE_FEAT`` mechanism. This flag is disabled by default.
Manish V Badarkhe51a97112021-07-08 09:33:18 +01001201
Okash Khawaja037b56e2022-11-04 12:38:01 +00001202- ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine
1203 ``plat_can_cmo`` which will return zero if cache management operations should
1204 be skipped and non-zero otherwise. By default, this option is disabled which
1205 means platform hook won't be checked and CMOs will always be performed when
1206 related functions are called.
1207
Sona Mathew6315c582023-03-15 09:40:36 -05001208- ``ERRATA_ABI_SUPPORT``: Boolean option to enable support for Errata management
1209 firmware interface for the BL31 image. By default its disabled (``0``).
1210
1211- ``ERRATA_NON_ARM_INTERCONNECT``: Boolean option to enable support for the
1212 errata mitigation for platforms with a non-arm interconnect using the errata
1213 ABI. By default its disabled (``0``).
1214
Sandrine Bailleuxf57e2032023-10-11 08:38:00 +02001215- ``ENABLE_CONSOLE_GETC``: Boolean option to enable `getc()` feature in console
1216 driver(s). By default it is disabled (``0``) because it constitutes an attack
1217 vector into TF-A by potentially allowing an attacker to inject arbitrary data.
1218 This option should only be enabled on a need basis if there is a use case for
1219 reading characters from the console.
1220
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +00001221GICv3 driver options
1222--------------------
1223
1224GICv3 driver files are included using directive:
1225
1226``include drivers/arm/gic/v3/gicv3.mk``
1227
1228The driver can be configured with the following options set in the platform
1229makefile:
1230
Andre Przywarae1cc1302020-03-25 15:50:38 +00001231- ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3.
1232 Enabling this option will add runtime detection support for the
1233 GIC-600, so is safe to select even for a GIC500 implementation.
1234 This option defaults to 0.
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +00001235
Varun Wadekareea6dc12021-05-04 16:14:09 -07001236- ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit
1237 for GIC-600 AE. Enabling this option will introduce support to initialize
1238 the FMU. Platforms should call the init function during boot to enable the
1239 FMU and its safety mechanisms. This option defaults to 0.
1240
Alexei Fedorov84f1b5d2020-03-23 18:45:17 +00001241- ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip
1242 functionality. This option defaults to 0
1243
1244- ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation
1245 of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore``
1246 functions. This is required for FVP platform which need to simulate GIC save
1247 and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0.
1248
Alexei Fedorov19705932020-04-06 19:00:35 +01001249- ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver.
1250 This option defaults to 0.
1251
Alexei Fedorova6e6ae02020-04-06 16:27:54 +01001252- ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended
1253 PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0.
1254
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01001255Debugging options
1256-----------------
1257
1258To compile a debug version and make the build more verbose use
1259
1260.. code:: shell
1261
1262 make PLAT=<platform> DEBUG=1 V=1 all
1263
Daniel Boulbydf83a832022-05-03 16:46:16 +01001264AArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools
1265(for example Arm-DS) might not support this and may need an older version of
1266DWARF symbols to be emitted by GCC. This can be achieved by using the
1267``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting
1268the version to 4 is recommended for Arm-DS.
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01001269
1270When debugging logic problems it might also be useful to disable all compiler
1271optimizations by using ``-O0``.
1272
1273.. warning::
1274 Using ``-O0`` could cause output images to be larger and base addresses
1275 might need to be recalculated (see the **Memory layout on Arm development
1276 platforms** section in the :ref:`Firmware Design`).
1277
1278Extra debug options can be passed to the build system by setting ``CFLAGS`` or
1279``LDFLAGS``:
1280
1281.. code:: shell
1282
1283 CFLAGS='-O0 -gdwarf-2' \
1284 make PLAT=<platform> DEBUG=1 V=1 all
1285
1286Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be
1287ignored as the linker is called directly.
1288
1289It is also possible to introduce an infinite loop to help in debugging the
1290post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the
1291``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common`
1292section. In this case, the developer may take control of the target using a
Daniel Boulbydf83a832022-05-03 16:46:16 +01001293debugger when indicated by the console output. When using Arm-DS, the following
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01001294commands can be used:
1295
1296::
1297
1298 # Stop target execution
1299 interrupt
1300
1301 #
1302 # Prepare your debugging environment, e.g. set breakpoints
1303 #
1304
1305 # Jump over the debug loop
1306 set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4
1307
1308 # Resume execution
1309 continue
1310
Olivier Deprezb6cd6702023-11-03 11:49:47 +01001311.. _build_options_experimental:
1312
1313Experimental build options
1314---------------------------
1315
1316Common build options
1317~~~~~~~~~~~~~~~~~~~~
1318
Manish V Badarkhe9e3deb22024-05-22 14:06:00 +01001319- ``DICE_PROTECTION_ENVIRONMENT``: Boolean flag to specify the measured boot
1320 backend when ``MEASURED_BOOT`` is enabled. The default value is ``0``. When
1321 set to ``1`` then measurements and additional metadata collected during the
1322 measured boot process are sent to the DICE Protection Environment for storage
1323 and processing. A certificate chain, which represents the boot state of the
1324 device, can be queried from the DPE.
1325
Olivier Deprezb6cd6702023-11-03 11:49:47 +01001326- ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust
1327 for Measurement (DRTM). This feature has trust dependency on BL31 for taking
1328 the measurements and recording them as per `PSA DRTM specification`_. For
1329 platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can
1330 be used and for the platforms which use ``RESET_TO_BL31`` platform owners
1331 should have mechanism to authenticate BL31. This option defaults to 0.
1332
1333- ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm
1334 Management Extension. This flag can take the values 0 to 2, to align with
Andre Przywara9563c502023-11-23 16:40:13 +00001335 the ``ENABLE_FEAT`` mechanism. Default value is 0.
Olivier Deprezb6cd6702023-11-03 11:49:47 +01001336
1337- ``ENABLE_SME_FOR_NS``: Numeric value to enable Scalable Matrix Extension
1338 (SME), SVE, and FPU/SIMD for the non-secure world only. These features share
1339 registers so are enabled together. Using this option without
1340 ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure
1341 world to trap to EL3. Requires ``ENABLE_SVE_FOR_NS`` to be set as SME is a
1342 superset of SVE. SME is an optional architectural feature for AArch64.
1343 At this time, this build option cannot be used on systems that have
1344 SPD=spmd/SPM_MM and atempting to build with this option will fail.
Andre Przywara9563c502023-11-23 16:40:13 +00001345 This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT``
Olivier Deprezb6cd6702023-11-03 11:49:47 +01001346 mechanism. Default is 0.
1347
1348- ``ENABLE_SME2_FOR_NS``: Numeric value to enable Scalable Matrix Extension
1349 version 2 (SME2) for the non-secure world only. SME2 is an optional
1350 architectural feature for AArch64.
1351 This should be set along with ENABLE_SME_FOR_NS=1, if not, the default SME
1352 accesses will still be trapped. This flag can take the values 0 to 2, to
Andre Przywara9563c502023-11-23 16:40:13 +00001353 align with the ``ENABLE_FEAT`` mechanism. Default is 0.
Olivier Deprezb6cd6702023-11-03 11:49:47 +01001354
1355- ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix
1356 Extension for secure world. Used along with SVE and FPU/SIMD.
1357 ENABLE_SME_FOR_NS and ENABLE_SVE_FOR_SWD must also be set to use this.
1358 Default is 0.
1359
1360- ``ENABLE_SPMD_LP`` : This boolean option is used jointly with the SPM
1361 Dispatcher option (``SPD=spmd``). When enabled (1) it indicates support
1362 for logical partitions in EL3, managed by the SPMD as defined in the
1363 FF-A v1.2 specification. This flag is disabled by default. This flag
1364 must not be used if ``SPMC_AT_EL3`` is enabled.
1365
1366- ``FEATURE_DETECTION``: Boolean option to enable the architectural features
Andre Przywara9563c502023-11-23 16:40:13 +00001367 verification mechanism. This is a debug feature that compares the
1368 architectural features enabled through the feature specific build flags
1369 (ENABLE_FEAT_xxx) with the features actually available on the CPU running,
1370 and reports any discrepancies.
1371 This flag will also enable errata ordering checking for ``DEBUG`` builds.
Olivier Deprezb6cd6702023-11-03 11:49:47 +01001372
Andre Przywara9563c502023-11-23 16:40:13 +00001373 It is expected that this feature is only used for flexible platforms like
1374 software emulators, or for hardware platforms at bringup time, to verify
1375 that the configured feature set matches the CPU.
1376 The ``FEATURE_DETECTION`` macro is disabled by default.
Olivier Deprezb6cd6702023-11-03 11:49:47 +01001377
1378- ``PSA_CRYPTO``: Boolean option for enabling MbedTLS PSA crypto APIs support.
1379 The platform will use PSA compliant Crypto APIs during authentication and
1380 image measurement process by enabling this option. It uses APIs defined as
1381 per the `PSA Crypto API specification`_. This feature is only supported if
1382 using MbedTLS 3.x version. It is disabled (``0``) by default.
1383
1384- ``TRANSFER_LIST``: Setting this to ``1`` enables support for Firmware
1385 Handoff using Transfer List defined in `Firmware Handoff specification`_.
1386 This defaults to ``0``. Current implementation follows the Firmware Handoff
1387 specification v0.9.
1388
1389- ``USE_DEBUGFS``: When set to 1 this option exposes a virtual filesystem
1390 interface through BL31 as a SiP SMC function.
1391 Default is disabled (0).
1392
Manish V Badarkhe5c101ae2021-03-16 11:14:19 +00001393Firmware update options
Olivier Deprezb6cd6702023-11-03 11:49:47 +01001394~~~~~~~~~~~~~~~~~~~~~~~
1395
1396- ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the
1397 `PSA FW update specification`_. The default value is 0.
1398 PSA firmware update implementation has few limitations, such as:
1399
1400 - BL2 is not part of the protocol-updatable images. If BL2 needs to
1401 be updated, then it should be done through another platform-defined
1402 mechanism.
1403
1404 - It assumes the platform's hardware supports CRC32 instructions.
Manish V Badarkhe5c101ae2021-03-16 11:14:19 +00001405
1406- ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used
1407 in defining the firmware update metadata structure. This flag is by default
1408 set to '2'.
1409
1410- ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each
1411 firmware bank. Each firmware bank must have the same number of images as per
1412 the `PSA FW update specification`_.
1413 This flag is used in defining the firmware update metadata structure. This
1414 flag is by default set to '1'.
1415
Sughosh Ganu401970b2024-02-01 12:42:40 +05301416- ``PSA_FWU_METADATA_FW_STORE_DESC``: To be enabled when the FWU
1417 metadata contains image description. The default value is 1.
1418
1419 The version 2 of the FWU metadata allows for an opaque metadata
1420 structure where a platform can choose to not include the firmware
1421 store description in the metadata structure. This option indicates
1422 if the firmware store description, which provides information on
1423 the updatable images is part of the structure.
1424
Paul Beesleyd2fcc4e2019-05-29 13:59:40 +01001425--------------
1426
Govindraj Raja24d3a4e2023-12-21 13:57:49 -06001427*Copyright (c) 2019-2024, Arm Limited. All rights reserved.*
Jeremy Linton684a0792021-01-26 22:42:03 -06001428
1429.. _DEN0115: https://developer.arm.com/docs/den0115/latest
Sughosh Ganuf01e1e72024-02-01 12:25:09 +05301430.. _PSA FW update specification: https://developer.arm.com/documentation/den0118/latest/
Manish V Badarkhe8564f772022-02-14 18:31:16 +00001431.. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a
Boyan Karatoteve9e7e8a2022-12-07 10:26:48 +00001432.. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html
1433.. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html
Raymond Mao98983392023-07-25 07:53:35 -07001434.. _Firmware Handoff specification: https://github.com/FirmwareHandoff/firmware_handoff/releases/tag/v0.9
Manish V Badarkhe78e14f82023-09-06 09:08:28 +01001435.. _PSA Crypto API specification: https://armmbed.github.io/mbed-crypto/html/