Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 1 | Build Options |
| 2 | ============= |
| 3 | |
| 4 | The TF-A build system supports the following build options. Unless mentioned |
| 5 | otherwise, these options are expected to be specified at the build command |
| 6 | line and are not to be modified in any component makefiles. Note that the |
| 7 | build system doesn't track dependency for build options. Therefore, if any of |
| 8 | the build options are changed from a previous build, a clean build must be |
| 9 | performed. |
| 10 | |
| 11 | .. _build_options_common: |
| 12 | |
| 13 | Common build options |
| 14 | -------------------- |
| 15 | |
| 16 | - ``AARCH32_INSTRUCTION_SET``: Choose the AArch32 instruction set that the |
| 17 | compiler should use. Valid values are T32 and A32. It defaults to T32 due to |
| 18 | code having a smaller resulting size. |
| 19 | |
| 20 | - ``AARCH32_SP`` : Choose the AArch32 Secure Payload component to be built as |
| 21 | as the BL32 image when ``ARCH=aarch32``. The value should be the path to the |
| 22 | directory containing the SP source, relative to the ``bl32/``; the directory |
| 23 | is expected to contain a makefile called ``<aarch32_sp-value>.mk``. |
| 24 | |
johpow01 | fa59c6f | 2020-10-02 13:41:11 -0500 | [diff] [blame] | 25 | - ``AMU_RESTRICT_COUNTERS``: Register reads to the group 1 counters will return |
Juan Pablo Conde | 79b5f57 | 2024-04-03 13:18:40 -0500 | [diff] [blame] | 26 | zero at all but the highest implemented exception level. External |
| 27 | memory-mapped debug accesses are unaffected by this control. |
| 28 | The default value is 1 for all platforms. |
johpow01 | fa59c6f | 2020-10-02 13:41:11 -0500 | [diff] [blame] | 29 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 30 | - ``ARCH`` : Choose the target build architecture for TF-A. It can take either |
| 31 | ``aarch64`` or ``aarch32`` as values. By default, it is defined to |
| 32 | ``aarch64``. |
| 33 | |
Alexei Fedorov | 132e665 | 2020-12-07 16:38:53 +0000 | [diff] [blame] | 34 | - ``ARM_ARCH_FEATURE``: Optional Arm Architecture build option which specifies |
| 35 | one or more feature modifiers. This option has the form ``[no]feature+...`` |
| 36 | and defaults to ``none``. It translates into compiler option |
| 37 | ``-march=armvX[.Y]-a+[no]feature+...``. See compiler's documentation for the |
| 38 | list of supported feature modifiers. |
| 39 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 40 | - ``ARM_ARCH_MAJOR``: The major version of Arm Architecture to target when |
| 41 | compiling TF-A. Its value must be numeric, and defaults to 8 . See also, |
| 42 | *Armv8 Architecture Extensions* and *Armv7 Architecture Extensions* in |
| 43 | :ref:`Firmware Design`. |
| 44 | |
| 45 | - ``ARM_ARCH_MINOR``: The minor version of Arm Architecture to target when |
| 46 | compiling TF-A. Its value must be a numeric, and defaults to 0. See also, |
| 47 | *Armv8 Architecture Extensions* in :ref:`Firmware Design`. |
| 48 | |
Manish V Badarkhe | b59efca | 2023-06-27 11:40:21 +0100 | [diff] [blame] | 49 | - ``ARM_BL2_SP_LIST_DTS``: Path to DTS file snippet to override the hardcoded |
| 50 | SP nodes in tb_fw_config. |
| 51 | |
| 52 | - ``ARM_SPMC_MANIFEST_DTS`` : path to an alternate manifest file used as the |
| 53 | SPMC Core manifest. Valid when ``SPD=spmd`` is selected. |
| 54 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 55 | - ``BL2``: This is an optional build option which specifies the path to BL2 |
| 56 | image for the ``fip`` target. In this case, the BL2 in the TF-A will not be |
| 57 | built. |
| 58 | |
| 59 | - ``BL2U``: This is an optional build option which specifies the path to |
| 60 | BL2U image. In this case, the BL2U in TF-A will not be built. |
| 61 | |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 62 | - ``RESET_TO_BL2``: Boolean option to enable BL2 entrypoint as the CPU reset |
| 63 | vector instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 |
| 64 | entrypoint) or 1 (CPU reset to BL2 entrypoint). |
| 65 | The default value is 0. |
| 66 | |
| 67 | - ``BL2_RUNS_AT_EL3``: This is an implicit flag to denote that BL2 runs at EL3. |
| 68 | While it is explicitly set to 1 when RESET_TO_BL2 is set to 1 it can also be |
| 69 | true in a 4-world system where RESET_TO_BL2 is 0. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 70 | |
Balint Dobszay | 719ba9c | 2021-03-26 16:23:18 +0100 | [diff] [blame] | 71 | - ``BL2_ENABLE_SP_LOAD``: Boolean option to enable loading SP packages from the |
| 72 | FIP. Automatically enabled if ``SP_LAYOUT_FILE`` is provided. |
| 73 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 74 | - ``BL2_IN_XIP_MEM``: In some use-cases BL2 will be stored in eXecute In Place |
| 75 | (XIP) memory, like BL1. In these use-cases, it is necessary to initialize |
| 76 | the RW sections in RAM, while leaving the RO sections in place. This option |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 77 | enable this use-case. For now, this option is only supported |
| 78 | when RESET_TO_BL2 is set to '1'. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 79 | |
| 80 | - ``BL31``: This is an optional build option which specifies the path to |
| 81 | BL31 image for the ``fip`` target. In this case, the BL31 in TF-A will not |
| 82 | be built. |
| 83 | |
Robin van der Gracht | 06b5cdb | 2023-09-12 11:16:23 +0200 | [diff] [blame] | 84 | - ``BL31_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a |
| 85 | file that contains the BL31 private key in PEM format or a PKCS11 URI. If |
| 86 | ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 87 | |
| 88 | - ``BL32``: This is an optional build option which specifies the path to |
| 89 | BL32 image for the ``fip`` target. In this case, the BL32 in TF-A will not |
| 90 | be built. |
| 91 | |
| 92 | - ``BL32_EXTRA1``: This is an optional build option which specifies the path to |
| 93 | Trusted OS Extra1 image for the ``fip`` target. |
| 94 | |
| 95 | - ``BL32_EXTRA2``: This is an optional build option which specifies the path to |
| 96 | Trusted OS Extra2 image for the ``fip`` target. |
| 97 | |
Robin van der Gracht | 06b5cdb | 2023-09-12 11:16:23 +0200 | [diff] [blame] | 98 | - ``BL32_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a |
| 99 | file that contains the BL32 private key in PEM format or a PKCS11 URI. If |
| 100 | ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 101 | |
Jaylyn Ren | fd5ff02 | 2024-08-02 11:58:23 +0100 | [diff] [blame] | 102 | - ``RMM``: This is an optional build option used when ``ENABLE_RME`` is set. |
| 103 | It specifies the path to RMM binary for the ``fip`` target. If the RMM option |
| 104 | is not specified, TF-A builds the TRP to load and run at R-EL2. |
| 105 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 106 | - ``BL33``: Path to BL33 image in the host file system. This is mandatory for |
| 107 | ``fip`` target in case TF-A BL2 is used. |
| 108 | |
Robin van der Gracht | 06b5cdb | 2023-09-12 11:16:23 +0200 | [diff] [blame] | 109 | - ``BL33_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a |
| 110 | file that contains the BL33 private key in PEM format or a PKCS11 URI. If |
| 111 | ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 112 | |
| 113 | - ``BRANCH_PROTECTION``: Numeric value to enable ARMv8.3 Pointer Authentication |
| 114 | and ARMv8.5 Branch Target Identification support for TF-A BL images themselves. |
| 115 | If enabled, it is needed to use a compiler that supports the option |
| 116 | ``-mbranch-protection``. Selects the branch protection features to use: |
| 117 | - 0: Default value turns off all types of branch protection |
| 118 | - 1: Enables all types of branch protection features |
| 119 | - 2: Return address signing to its standard level |
| 120 | - 3: Extend the signing to include leaf functions |
Alexei Fedorov | e039e48 | 2020-06-19 14:33:49 +0100 | [diff] [blame] | 121 | - 4: Turn on branch target identification mechanism |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 122 | |
| 123 | The table below summarizes ``BRANCH_PROTECTION`` values, GCC compilation options |
| 124 | and resulting PAuth/BTI features. |
| 125 | |
| 126 | +-------+--------------+-------+-----+ |
| 127 | | Value | GCC option | PAuth | BTI | |
| 128 | +=======+==============+=======+=====+ |
| 129 | | 0 | none | N | N | |
| 130 | +-------+--------------+-------+-----+ |
| 131 | | 1 | standard | Y | Y | |
| 132 | +-------+--------------+-------+-----+ |
| 133 | | 2 | pac-ret | Y | N | |
| 134 | +-------+--------------+-------+-----+ |
| 135 | | 3 | pac-ret+leaf | Y | N | |
| 136 | +-------+--------------+-------+-----+ |
Alexei Fedorov | e039e48 | 2020-06-19 14:33:49 +0100 | [diff] [blame] | 137 | | 4 | bti | N | Y | |
| 138 | +-------+--------------+-------+-----+ |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 139 | |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 140 | This option defaults to 0. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 141 | Note that Pointer Authentication is enabled for Non-secure world |
| 142 | irrespective of the value of this option if the CPU supports it. |
| 143 | |
| 144 | - ``BUILD_MESSAGE_TIMESTAMP``: String used to identify the time and date of the |
| 145 | compilation of each build. It must be set to a C string (including quotes |
| 146 | where applicable). Defaults to a string that contains the time and date of |
| 147 | the compilation. |
| 148 | |
| 149 | - ``BUILD_STRING``: Input string for VERSION_STRING, which allows the TF-A |
| 150 | build to be uniquely identified. Defaults to the current git commit id. |
| 151 | |
Grant Likely | 388248a | 2020-07-30 08:50:10 +0100 | [diff] [blame] | 152 | - ``BUILD_BASE``: Output directory for the build. Defaults to ``./build`` |
| 153 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 154 | - ``CFLAGS``: Extra user options appended on the compiler's command line in |
| 155 | addition to the options set by the build system. |
| 156 | |
| 157 | - ``COLD_BOOT_SINGLE_CPU``: This option indicates whether the platform may |
| 158 | release several CPUs out of reset. It can take either 0 (several CPUs may be |
| 159 | brought up) or 1 (only one CPU will ever be brought up during cold reset). |
| 160 | Default is 0. If the platform always brings up a single CPU, there is no |
| 161 | need to distinguish between primary and secondary CPUs and the boot path can |
| 162 | be optimised. The ``plat_is_my_cpu_primary()`` and |
| 163 | ``plat_secondary_cold_boot_setup()`` platform porting interfaces do not need |
| 164 | to be implemented in this case. |
| 165 | |
Sandrine Bailleux | d4c1d44 | 2020-01-15 10:23:25 +0100 | [diff] [blame] | 166 | - ``COT``: When Trusted Boot is enabled, selects the desired chain of trust. |
| 167 | Defaults to ``tbbr``. |
| 168 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 169 | - ``CRASH_REPORTING``: A non-zero value enables a console dump of processor |
| 170 | register state when an unexpected exception occurs during execution of |
| 171 | BL31. This option defaults to the value of ``DEBUG`` - i.e. by default |
| 172 | this is only enabled for a debug build of the firmware. |
| 173 | |
| 174 | - ``CREATE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the |
| 175 | certificate generation tool to create new keys in case no valid keys are |
| 176 | present or specified. Allowed options are '0' or '1'. Default is '1'. |
| 177 | |
| 178 | - ``CTX_INCLUDE_AARCH32_REGS`` : Boolean option that, when set to 1, will cause |
| 179 | the AArch32 system registers to be included when saving and restoring the |
| 180 | CPU context. The option must be set to 0 for AArch64-only platforms (that |
| 181 | is on hardware that does not implement AArch32, or at least not at EL1 and |
| 182 | higher ELs). Default value is 1. |
| 183 | |
| 184 | - ``CTX_INCLUDE_FPREGS``: Boolean option that, when set to 1, will cause the FP |
| 185 | registers to be included when saving and restoring the CPU context. Default |
| 186 | is 0. |
| 187 | |
Arvind Ram Prakash | 4851b49 | 2023-10-06 14:35:21 -0500 | [diff] [blame] | 188 | - ``CTX_INCLUDE_MPAM_REGS``: Boolean option that, when set to 1, will cause the |
| 189 | Memory System Resource Partitioning and Monitoring (MPAM) |
| 190 | registers to be included when saving and restoring the CPU context. |
| 191 | Default is '0'. |
| 192 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 193 | - ``CTX_INCLUDE_NEVE_REGS``: Numeric value, when set will cause the Armv8.4-NV |
| 194 | registers to be saved/restored when entering/exiting an EL2 execution |
| 195 | context. This flag can take values 0 to 2, to align with the |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 196 | ``ENABLE_FEAT`` mechanism. Default value is 0. |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 197 | |
| 198 | - ``CTX_INCLUDE_PAUTH_REGS``: Numeric value to enable the Pointer |
| 199 | Authentication for Secure world. This will cause the ARMv8.3-PAuth registers |
| 200 | to be included when saving and restoring the CPU context as part of world |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 201 | switch. This flag can take values 0 to 2, to align with ``ENABLE_FEAT`` |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 202 | mechanism. Default value is 0. |
| 203 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 204 | Note that Pointer Authentication is enabled for Non-secure world irrespective |
| 205 | of the value of this flag if the CPU supports it. |
| 206 | |
Madhukar Pappireddy | 10a8919 | 2024-07-05 12:44:08 -0500 | [diff] [blame^] | 207 | - ``CTX_INCLUDE_SVE_REGS``: Boolean option that, when set to 1, will cause the |
| 208 | SVE registers to be included when saving and restoring the CPU context. Note |
| 209 | that this build option requires ``ENABLE_SVE_FOR_SWD`` to be enabled. In |
| 210 | general, it is recommended to perform SVE context management in lower ELs |
| 211 | and skip in EL3 due to the additional cost of maintaining large data |
| 212 | structures to track the SVE state. Hence, the default value is 0. |
| 213 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 214 | - ``DEBUG``: Chooses between a debug and release build. It can take either 0 |
| 215 | (release) or 1 (debug) as values. 0 is the default. |
| 216 | |
Sumit Garg | 392e4df | 2019-11-15 10:43:00 +0530 | [diff] [blame] | 217 | - ``DECRYPTION_SUPPORT``: This build flag enables the user to select the |
| 218 | authenticated decryption algorithm to be used to decrypt firmware/s during |
| 219 | boot. It accepts 2 values: ``aes_gcm`` and ``none``. The default value of |
| 220 | this flag is ``none`` to disable firmware decryption which is an optional |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 221 | feature as per TBBR. |
Sumit Garg | 392e4df | 2019-11-15 10:43:00 +0530 | [diff] [blame] | 222 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 223 | - ``DISABLE_BIN_GENERATION``: Boolean option to disable the generation |
| 224 | of the binary image. If set to 1, then only the ELF image is built. |
| 225 | 0 is the default. |
| 226 | |
Boyan Karatotev | 677ed8a | 2023-02-16 09:45:29 +0000 | [diff] [blame] | 227 | - ``DISABLE_MTPMU``: Numeric option to disable ``FEAT_MTPMU`` (Multi Threaded |
| 228 | PMU). ``FEAT_MTPMU`` is an optional feature available on Armv8.6 onwards. |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 229 | This flag can take values 0 to 2, to align with the ``ENABLE_FEAT`` |
Boyan Karatotev | 677ed8a | 2023-02-16 09:45:29 +0000 | [diff] [blame] | 230 | mechanism. Default is ``0``. |
Javier Almansa Sobrino | f3a4c54 | 2020-11-23 18:38:15 +0000 | [diff] [blame] | 231 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 232 | - ``DYN_DISABLE_AUTH``: Provides the capability to dynamically disable Trusted |
| 233 | Board Boot authentication at runtime. This option is meant to be enabled only |
| 234 | for development platforms. ``TRUSTED_BOARD_BOOT`` flag must be set if this |
| 235 | flag has to be enabled. 0 is the default. |
| 236 | |
| 237 | - ``E``: Boolean option to make warnings into errors. Default is 1. |
| 238 | |
Boyan Karatotev | e9e7e8a | 2022-12-07 10:26:48 +0000 | [diff] [blame] | 239 | When specifying higher warnings levels (``W=1`` and higher), this option |
| 240 | defaults to 0. This is done to encourage contributors to use them, as they |
| 241 | are expected to produce warnings that would otherwise fail the build. New |
| 242 | contributions are still expected to build with ``W=0`` and ``E=1`` (the |
| 243 | default). |
| 244 | |
Yann Gautier | 5ae29c0 | 2024-01-16 19:39:31 +0100 | [diff] [blame] | 245 | - ``EARLY_CONSOLE``: This option is used to enable early traces before default |
| 246 | console is properly setup. It introduces EARLY_* traces macros, that will |
| 247 | use the non-EARLY traces macros if the flag is enabled, or do nothing |
| 248 | otherwise. To use this feature, platforms will have to create the function |
| 249 | plat_setup_early_console(). |
| 250 | Default is 0 (disabled) |
| 251 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 252 | - ``EL3_PAYLOAD_BASE``: This option enables booting an EL3 payload instead of |
| 253 | the normal boot flow. It must specify the entry point address of the EL3 |
| 254 | payload. Please refer to the "Booting an EL3 payload" section for more |
| 255 | details. |
| 256 | |
Chris Kay | 925fda4 | 2021-05-25 10:42:56 +0100 | [diff] [blame] | 257 | - ``ENABLE_AMU_AUXILIARY_COUNTERS``: Enables support for AMU auxiliary counters |
| 258 | (also known as group 1 counters). These are implementation-defined counters, |
| 259 | and as such require additional platform configuration. Default is 0. |
| 260 | |
Chris Kay | f11909f | 2021-08-19 11:21:52 +0100 | [diff] [blame] | 261 | - ``ENABLE_AMU_FCONF``: Enables configuration of the AMU through FCONF, which |
| 262 | allows platforms with auxiliary counters to describe them via the |
| 263 | ``HW_CONFIG`` device tree blob. Default is 0. |
| 264 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 265 | - ``ENABLE_ASSERTIONS``: This option controls whether or not calls to ``assert()`` |
| 266 | are compiled out. For debug builds, this option defaults to 1, and calls to |
| 267 | ``assert()`` are left in place. For release builds, this option defaults to 0 |
| 268 | and calls to ``assert()`` function are compiled out. This option can be set |
| 269 | independently of ``DEBUG``. It can also be used to hide any auxiliary code |
| 270 | that is only required for the assertion and does not fit in the assertion |
| 271 | itself. |
| 272 | |
Alexei Fedorov | b8f26e9 | 2020-02-06 17:11:03 +0000 | [diff] [blame] | 273 | - ``ENABLE_BACKTRACE``: This option controls whether to enable backtrace |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 274 | dumps or not. It is supported in both AArch64 and AArch32. However, in |
| 275 | AArch32 the format of the frame records are not defined in the AAPCS and they |
| 276 | are defined by the implementation. This implementation of backtrace only |
| 277 | supports the format used by GCC when T32 interworking is disabled. For this |
| 278 | reason enabling this option in AArch32 will force the compiler to only |
| 279 | generate A32 code. This option is enabled by default only in AArch64 debug |
| 280 | builds, but this behaviour can be overridden in each platform's Makefile or |
| 281 | in the build command line. |
| 282 | |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 283 | - ``ENABLE_FEAT`` |
| 284 | The Arm architecture defines several architecture extension features, |
| 285 | named FEAT_xxx in the architecure manual. Some of those features require |
| 286 | setup code in higher exception levels, other features might be used by TF-A |
| 287 | code itself. |
| 288 | Most of the feature flags defined in the TF-A build system permit to take |
| 289 | the values 0, 1 or 2, with the following meaning: |
| 290 | |
| 291 | :: |
| 292 | |
| 293 | ENABLE_FEAT_* = 0: Feature is disabled statically at compile time. |
| 294 | ENABLE_FEAT_* = 1: Feature is enabled unconditionally at compile time. |
| 295 | ENABLE_FEAT_* = 2: Feature is enabled, but checked at runtime. |
| 296 | |
| 297 | When setting the flag to 0, the feature is disabled during compilation, |
| 298 | and the compiler's optimisation stage and the linker will try to remove |
| 299 | as much of this code as possible. |
| 300 | If it is defined to 1, the code will use the feature unconditionally, so the |
| 301 | CPU is expected to support that feature. The FEATURE_DETECTION debug |
| 302 | feature, if enabled, will verify this. |
| 303 | If the feature flag is set to 2, support for the feature will be compiled |
| 304 | in, but its existence will be checked at runtime, so it works on CPUs with |
| 305 | or without the feature. This is mostly useful for platforms which either |
| 306 | support multiple different CPUs, or where the CPU is configured at runtime, |
| 307 | like in emulators. |
| 308 | |
Andre Przywara | 0b7f1b0 | 2023-03-21 13:53:19 +0000 | [diff] [blame] | 309 | - ``ENABLE_FEAT_AMU``: Numeric value to enable Activity Monitor Unit |
| 310 | extensions. This flag can take the values 0 to 2, to align with the |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 311 | ``ENABLE_FEAT`` mechanism. This is an optional architectural feature |
Andre Przywara | 0b7f1b0 | 2023-03-21 13:53:19 +0000 | [diff] [blame] | 312 | available on v8.4 onwards. Some v8.2 implementations also implement an AMU |
| 313 | and this option can be used to enable this feature on those systems as well. |
| 314 | This flag can take the values 0 to 2, the default is 0. |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 315 | |
| 316 | - ``ENABLE_FEAT_AMUv1p1``: Numeric value to enable the ``FEAT_AMUv1p1`` |
| 317 | extension. ``FEAT_AMUv1p1`` is an optional feature available on Arm v8.6 |
| 318 | onwards. This flag can take the values 0 to 2, to align with the |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 319 | ``ENABLE_FEAT`` mechanism. Default value is ``0``. |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 320 | |
| 321 | - ``ENABLE_FEAT_CSV2_2``: Numeric value to enable the ``FEAT_CSV2_2`` |
| 322 | extension. It allows access to the SCXTNUM_EL2 (Software Context Number) |
| 323 | register during EL2 context save/restore operations. ``FEAT_CSV2_2`` is an |
| 324 | optional feature available on Arm v8.0 onwards. This flag can take values |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 325 | 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 326 | Default value is ``0``. |
| 327 | |
Sona Mathew | 3b84c96 | 2023-10-25 16:48:19 -0500 | [diff] [blame] | 328 | - ``ENABLE_FEAT_CSV2_3``: Numeric value to enable support for ``FEAT_CSV2_3`` |
| 329 | extension. This feature is supported in AArch64 state only and is an optional |
| 330 | feature available in Arm v8.0 implementations. |
| 331 | ``FEAT_CSV2_3`` implies the implementation of ``FEAT_CSV2_2``. |
| 332 | The flag can take values 0 to 2, to align with the ``ENABLE_FEAT`` |
| 333 | mechanism. Default value is ``0``. |
| 334 | |
Arvind Ram Prakash | 05b4763 | 2024-05-22 15:24:00 -0500 | [diff] [blame] | 335 | - ``ENABLE_FEAT_DEBUGV8P9``: Numeric value to enable ``FEAT_DEBUGV8P9`` |
| 336 | extension which allows the ability to implement more than 16 breakpoints |
| 337 | and/or watchpoints. This feature is mandatory from v8.9 and is optional |
| 338 | from v8.8. This flag can take the values of 0 to 2, to align with the |
| 339 | ``ENABLE_FEAT`` mechanism. Default value is ``0``. |
| 340 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 341 | - ``ENABLE_FEAT_DIT``: Numeric value to enable ``FEAT_DIT`` (Data Independent |
| 342 | Timing) extension. It allows setting the ``DIT`` bit of PSTATE in EL3. |
| 343 | ``FEAT_DIT`` is a mandatory architectural feature and is enabled from v8.4 |
| 344 | and upwards. This flag can take the values 0 to 2, to align with the |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 345 | ``ENABLE_FEAT`` mechanism. Default value is ``0``. |
Jayanth Dodderi Chidanand | 76ff363 | 2021-12-05 19:21:14 +0000 | [diff] [blame] | 346 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 347 | - ``ENABLE_FEAT_ECV``: Numeric value to enable support for the Enhanced Counter |
Jayanth Dodderi Chidanand | 76ff363 | 2021-12-05 19:21:14 +0000 | [diff] [blame] | 348 | Virtualization feature, allowing for access to the CNTPOFF_EL2 (Counter-timer |
| 349 | Physical Offset register) during EL2 to EL3 context save/restore operations. |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 350 | Its a mandatory architectural feature and is enabled from v8.6 and upwards. |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 351 | This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 352 | mechanism. Default value is ``0``. |
Jayanth Dodderi Chidanand | 76ff363 | 2021-12-05 19:21:14 +0000 | [diff] [blame] | 353 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 354 | - ``ENABLE_FEAT_FGT``: Numeric value to enable support for FGT (Fine Grain Traps) |
Jayanth Dodderi Chidanand | 76ff363 | 2021-12-05 19:21:14 +0000 | [diff] [blame] | 355 | feature allowing for access to the HDFGRTR_EL2 (Hypervisor Debug Fine-Grained |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 356 | Read Trap Register) during EL2 to EL3 context save/restore operations. |
| 357 | Its a mandatory architectural feature and is enabled from v8.6 and upwards. |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 358 | This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 359 | mechanism. Default value is ``0``. |
| 360 | |
Arvind Ram Prakash | 62d87e7 | 2024-06-06 11:33:37 -0500 | [diff] [blame] | 361 | - ``ENABLE_FEAT_FGT2``: Numeric value to enable support for FGT2 |
| 362 | (Fine Grain Traps 2) feature allowing for access to Fine-grained trap 2 registers |
| 363 | during EL2 to EL3 context save/restore operations. |
| 364 | Its an optional architectural feature and is available from v8.8 and upwards. |
| 365 | This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` |
| 366 | mechanism. Default value is ``0``. |
| 367 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 368 | - ``ENABLE_FEAT_HCX``: Numeric value to set the bit SCR_EL3.HXEn in EL3 to |
| 369 | allow access to HCRX_EL2 (extended hypervisor control register) from EL2 as |
| 370 | well as adding HCRX_EL2 to the EL2 context save/restore operations. Its a |
| 371 | mandatory architectural feature and is enabled from v8.7 and upwards. This |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 372 | flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 373 | mechanism. Default value is ``0``. |
| 374 | |
Govindraj Raja | d7b63ac | 2024-01-26 10:08:37 -0600 | [diff] [blame] | 375 | - ``ENABLE_FEAT_MTE2``: Numeric value to enable Memory Tagging Extension2 |
| 376 | if the platform wants to use this feature and MTE2 is enabled at ELX. |
| 377 | This flag can take values 0 to 2, to align with the ``ENABLE_FEAT`` |
| 378 | mechanism. Default value is ``0``. |
Govindraj Raja | 24d3a4e | 2023-12-21 13:57:49 -0600 | [diff] [blame] | 379 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 380 | - ``ENABLE_FEAT_PAN``: Numeric value to enable the ``FEAT_PAN`` (Privileged |
| 381 | Access Never) extension. ``FEAT_PAN`` adds a bit to PSTATE, generating a |
| 382 | permission fault for any privileged data access from EL1/EL2 to virtual |
| 383 | memory address, accessible at EL0, provided (HCR_EL2.E2H=1). It is a |
| 384 | mandatory architectural feature and is enabled from v8.1 and upwards. This |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 385 | flag can take values 0 to 2, to align with the ``ENABLE_FEAT`` |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 386 | mechanism. Default value is ``0``. |
| 387 | |
| 388 | - ``ENABLE_FEAT_RNG``: Numeric value to enable the ``FEAT_RNG`` extension. |
| 389 | ``FEAT_RNG`` is an optional feature available on Arm v8.5 onwards. This |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 390 | flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` |
Juan Pablo Conde | 42305f2 | 2022-07-12 16:40:29 -0400 | [diff] [blame] | 391 | mechanism. Default value is ``0``. |
| 392 | |
| 393 | - ``ENABLE_FEAT_RNG_TRAP``: Numeric value to enable the ``FEAT_RNG_TRAP`` |
| 394 | extension. This feature is only supported in AArch64 state. This flag can |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 395 | take values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. |
Juan Pablo Conde | 42305f2 | 2022-07-12 16:40:29 -0400 | [diff] [blame] | 396 | Default value is ``0``. ``FEAT_RNG_TRAP`` is an optional feature from |
| 397 | Armv8.5 onwards. |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 398 | |
Andre Przywara | 46880dc | 2022-11-17 16:42:09 +0000 | [diff] [blame] | 399 | - ``ENABLE_FEAT_SB``: Boolean option to let the TF-A code use the ``FEAT_SB`` |
| 400 | (Speculation Barrier) instruction ``FEAT_SB`` is an optional feature and |
| 401 | defaults to ``0`` for pre-Armv8.5 CPUs, but is mandatory for Armv8.5 or |
| 402 | later CPUs. It is enabled from v8.5 and upwards and if needed can be |
| 403 | overidden from platforms explicitly. |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 404 | |
| 405 | - ``ENABLE_FEAT_SEL2``: Numeric value to enable the ``FEAT_SEL2`` (Secure EL2) |
| 406 | extension. ``FEAT_SEL2`` is a mandatory feature available on Arm v8.4. |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 407 | This flag can take values 0 to 2, to align with the ``ENABLE_FEAT`` |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 408 | mechanism. Default is ``0``. |
Jayanth Dodderi Chidanand | 76ff363 | 2021-12-05 19:21:14 +0000 | [diff] [blame] | 409 | |
Jayanth Dodderi Chidanand | 4b5489c | 2022-03-28 15:28:55 +0100 | [diff] [blame] | 410 | - ``ENABLE_FEAT_TWED``: Numeric value to enable the ``FEAT_TWED`` (Delayed |
| 411 | trapping of WFE Instruction) extension. ``FEAT_TWED`` is a optional feature |
| 412 | available on Arm v8.6. This flag can take values 0 to 2, to align with the |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 413 | ``ENABLE_FEAT`` mechanism. Default is ``0``. |
Jayanth Dodderi Chidanand | 4b5489c | 2022-03-28 15:28:55 +0100 | [diff] [blame] | 414 | |
| 415 | When ``ENABLE_FEAT_TWED`` is set to ``1``, WFE instruction trapping gets |
| 416 | delayed by the amount of value in ``TWED_DELAY``. |
| 417 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 418 | - ``ENABLE_FEAT_VHE``: Numeric value to enable the ``FEAT_VHE`` (Virtualization |
| 419 | Host Extensions) extension. It allows access to CONTEXTIDR_EL2 register |
| 420 | during EL2 context save/restore operations.``FEAT_VHE`` is a mandatory |
| 421 | architectural feature and is enabled from v8.1 and upwards. It can take |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 422 | values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 423 | Default value is ``0``. |
johpow01 | f91e59f | 2021-08-04 19:38:18 -0500 | [diff] [blame] | 424 | |
Mark Brown | c37eee7 | 2023-03-14 20:13:03 +0000 | [diff] [blame] | 425 | - ``ENABLE_FEAT_TCR2``: Numeric value to set the bit SCR_EL3.ENTCR2 in EL3 to |
| 426 | allow access to TCR2_EL2 (extended translation control) from EL2 as |
| 427 | well as adding TCR2_EL2 to the EL2 context save/restore operations. Its a |
| 428 | mandatory architectural feature and is enabled from v8.9 and upwards. This |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 429 | flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` |
Mark Brown | c37eee7 | 2023-03-14 20:13:03 +0000 | [diff] [blame] | 430 | mechanism. Default value is ``0``. |
| 431 | |
Mark Brown | 293a661 | 2023-03-14 20:48:43 +0000 | [diff] [blame] | 432 | - ``ENABLE_FEAT_S2PIE``: Numeric value to enable support for FEAT_S2PIE |
| 433 | at EL2 and below, and context switch relevant registers. This flag |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 434 | can take the values 0 to 2, to align with the ``ENABLE_FEAT`` |
Mark Brown | 293a661 | 2023-03-14 20:48:43 +0000 | [diff] [blame] | 435 | mechanism. Default value is ``0``. |
| 436 | |
| 437 | - ``ENABLE_FEAT_S1PIE``: Numeric value to enable support for FEAT_S1PIE |
| 438 | at EL2 and below, and context switch relevant registers. This flag |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 439 | can take the values 0 to 2, to align with the ``ENABLE_FEAT`` |
Mark Brown | 293a661 | 2023-03-14 20:48:43 +0000 | [diff] [blame] | 440 | mechanism. Default value is ``0``. |
| 441 | |
| 442 | - ``ENABLE_FEAT_S2POE``: Numeric value to enable support for FEAT_S2POE |
| 443 | at EL2 and below, and context switch relevant registers. This flag |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 444 | can take the values 0 to 2, to align with the ``ENABLE_FEAT`` |
Mark Brown | 293a661 | 2023-03-14 20:48:43 +0000 | [diff] [blame] | 445 | mechanism. Default value is ``0``. |
| 446 | |
| 447 | - ``ENABLE_FEAT_S1POE``: Numeric value to enable support for FEAT_S1POE |
| 448 | at EL2 and below, and context switch relevant registers. This flag |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 449 | can take the values 0 to 2, to align with the ``ENABLE_FEAT`` |
Mark Brown | 293a661 | 2023-03-14 20:48:43 +0000 | [diff] [blame] | 450 | mechanism. Default value is ``0``. |
| 451 | |
Mark Brown | 326f295 | 2023-03-14 21:33:04 +0000 | [diff] [blame] | 452 | - ``ENABLE_FEAT_GCS``: Numeric value to set the bit SCR_EL3.GCSEn in EL3 to |
| 453 | allow use of Guarded Control Stack from EL2 as well as adding the GCS |
| 454 | registers to the EL2 context save/restore operations. This flag can take |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 455 | the values 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. |
Mark Brown | 326f295 | 2023-03-14 21:33:04 +0000 | [diff] [blame] | 456 | Default value is ``0``. |
| 457 | |
Sandrine Bailleux | 1142730 | 2019-12-17 09:38:08 +0100 | [diff] [blame] | 458 | - ``ENABLE_LTO``: Boolean option to enable Link Time Optimization (LTO) |
zelalem-aweke | d5f4527 | 2019-11-12 16:20:17 -0600 | [diff] [blame] | 459 | support in GCC for TF-A. This option is currently only supported for |
| 460 | AArch64. Default is 0. |
| 461 | |
Arvind Ram Prakash | ab28d4b | 2023-10-11 12:10:56 -0500 | [diff] [blame] | 462 | - ``ENABLE_FEAT_MPAM``: Numeric value to enable lower ELs to use MPAM |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 463 | feature. MPAM is an optional Armv8.4 extension that enables various memory |
| 464 | system components and resources to define partitions; software running at |
| 465 | various ELs can assign themselves to desired partition to control their |
| 466 | performance aspects. |
| 467 | |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 468 | This flag can take values 0 to 2, to align with the ``ENABLE_FEAT`` |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 469 | mechanism. When this option is set to ``1`` or ``2``, EL3 allows lower ELs to |
| 470 | access their own MPAM registers without trapping into EL3. This option |
| 471 | doesn't make use of partitioning in EL3, however. Platform initialisation |
| 472 | code should configure and use partitions in EL3 as required. This option |
Arvind Ram Prakash | ab28d4b | 2023-10-11 12:10:56 -0500 | [diff] [blame] | 473 | defaults to ``2`` since MPAM is enabled by default for NS world only. |
| 474 | The flag is automatically disabled when the target |
| 475 | architecture is AArch32. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 476 | |
Chris Kay | 03be39d | 2021-05-05 13:38:30 +0100 | [diff] [blame] | 477 | - ``ENABLE_MPMM``: Boolean option to enable support for the Maximum Power |
| 478 | Mitigation Mechanism supported by certain Arm cores, which allows the SoC |
| 479 | firmware to detect and limit high activity events to assist in SoC processor |
| 480 | power domain dynamic power budgeting and limit the triggering of whole-rail |
| 481 | (i.e. clock chopping) responses to overcurrent conditions. Defaults to ``0``. |
| 482 | |
| 483 | - ``ENABLE_MPMM_FCONF``: Enables configuration of MPMM through FCONF, which |
| 484 | allows platforms with cores supporting MPMM to describe them via the |
| 485 | ``HW_CONFIG`` device tree blob. Default is 0. |
| 486 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 487 | - ``ENABLE_PIE``: Boolean option to enable Position Independent Executable(PIE) |
| 488 | support within generic code in TF-A. This option is currently only supported |
Arvind Ram Prakash | 11b9b49 | 2022-11-22 14:41:00 -0600 | [diff] [blame] | 489 | in BL2, BL31, and BL32 (TSP) for AARCH64 binaries, and |
| 490 | in BL32 (SP_min) for AARCH32. Default is 0. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 491 | |
| 492 | - ``ENABLE_PMF``: Boolean option to enable support for optional Performance |
| 493 | Measurement Framework(PMF). Default is 0. |
| 494 | |
| 495 | - ``ENABLE_PSCI_STAT``: Boolean option to enable support for optional PSCI |
| 496 | functions ``PSCI_STAT_RESIDENCY`` and ``PSCI_STAT_COUNT``. Default is 0. |
| 497 | In the absence of an alternate stat collection backend, ``ENABLE_PMF`` must |
| 498 | be enabled. If ``ENABLE_PMF`` is set, the residency statistics are tracked in |
| 499 | software. |
| 500 | |
| 501 | - ``ENABLE_RUNTIME_INSTRUMENTATION``: Boolean option to enable runtime |
| 502 | instrumentation which injects timestamp collection points into TF-A to |
| 503 | allow runtime performance to be measured. Currently, only PSCI is |
| 504 | instrumented. Enabling this option enables the ``ENABLE_PMF`` build option |
| 505 | as well. Default is 0. |
| 506 | |
Andre Przywara | f3e8cfc | 2022-11-17 16:42:09 +0000 | [diff] [blame] | 507 | - ``ENABLE_SPE_FOR_NS`` : Numeric value to enable Statistical Profiling |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 508 | extensions. This is an optional architectural feature for AArch64. |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 509 | This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` |
Andre Przywara | f3e8cfc | 2022-11-17 16:42:09 +0000 | [diff] [blame] | 510 | mechanism. The default is 2 but is automatically disabled when the target |
| 511 | architecture is AArch32. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 512 | |
Jayanth Dodderi Chidanand | d62c681 | 2023-03-07 10:43:19 +0000 | [diff] [blame] | 513 | - ``ENABLE_SVE_FOR_NS``: Numeric value to enable Scalable Vector Extension |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 514 | (SVE) for the Non-secure world only. SVE is an optional architectural feature |
Madhukar Pappireddy | 10a8919 | 2024-07-05 12:44:08 -0500 | [diff] [blame^] | 515 | for AArch64. This flag can take the values 0 to 2, to align with the |
| 516 | ``ENABLE_FEAT`` mechanism. At this time, this build option cannot be used on |
| 517 | systems that have SPM_MM enabled. The default value is 2. |
| 518 | |
| 519 | Note that when SVE is enabled for the Non-secure world, access |
| 520 | to SVE, SIMD and floating-point functionality from the Secure world is |
| 521 | independently controlled by build option ``ENABLE_SVE_FOR_SWD``. When enabling |
| 522 | ``CTX_INCLUDE_FPREGS`` and ``ENABLE_SVE_FOR_NS`` together, it is mandatory to |
| 523 | enable ``CTX_INCLUDE_SVE_REGS``. This is to avoid corruption of the Non-secure |
| 524 | world data in the Z-registers which are aliased by the SIMD and FP registers. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 525 | |
Madhukar Pappireddy | 10a8919 | 2024-07-05 12:44:08 -0500 | [diff] [blame^] | 526 | - ``ENABLE_SVE_FOR_SWD``: Boolean option to enable SVE and FPU/SIMD functionality |
| 527 | for the Secure world. SVE is an optional architectural feature for AArch64. |
| 528 | The default is 0 and it is automatically disabled when the target architecture |
| 529 | is AArch32. |
| 530 | |
| 531 | .. note:: |
| 532 | This build flag requires ``ENABLE_SVE_FOR_NS`` to be enabled. When enabling |
| 533 | ``ENABLE_SVE_FOR_SWD``, a developer must carefully consider whether |
| 534 | ``CTX_INCLUDE_SVE_REGS`` is also needed. |
Max Shvetsov | c450277 | 2021-03-22 11:59:37 +0000 | [diff] [blame] | 535 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 536 | - ``ENABLE_STACK_PROTECTOR``: String option to enable the stack protection |
| 537 | checks in GCC. Allowed values are "all", "strong", "default" and "none". The |
| 538 | default value is set to "none". "strong" is the recommended stack protection |
| 539 | level if this feature is desired. "none" disables the stack protection. For |
| 540 | all values other than "none", the ``plat_get_stack_protector_canary()`` |
| 541 | platform hook needs to be implemented. The value is passed as the last |
| 542 | component of the option ``-fstack-protector-$ENABLE_STACK_PROTECTOR``. |
| 543 | |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 544 | - ``ENCRYPT_BL31``: Binary flag to enable encryption of BL31 firmware. This |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 545 | flag depends on ``DECRYPTION_SUPPORT`` build flag. |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 546 | |
| 547 | - ``ENCRYPT_BL32``: Binary flag to enable encryption of Secure BL32 payload. |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 548 | This flag depends on ``DECRYPTION_SUPPORT`` build flag. |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 549 | |
| 550 | - ``ENC_KEY``: A 32-byte (256-bit) symmetric key in hex string format. It could |
| 551 | either be SSK or BSSK depending on ``FW_ENC_STATUS`` flag. This value depends |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 552 | on ``DECRYPTION_SUPPORT`` build flag. |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 553 | |
| 554 | - ``ENC_NONCE``: A 12-byte (96-bit) encryption nonce or Initialization Vector |
| 555 | (IV) in hex string format. This value depends on ``DECRYPTION_SUPPORT`` |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 556 | build flag. |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 557 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 558 | - ``ERROR_DEPRECATED``: This option decides whether to treat the usage of |
| 559 | deprecated platform APIs, helper functions or drivers within Trusted |
| 560 | Firmware as error. It can take the value 1 (flag the use of deprecated |
| 561 | APIs as error) or 0. The default is 0. |
| 562 | |
Rajasekaran Kalidoss | 4635900 | 2023-05-09 12:28:07 +0200 | [diff] [blame] | 563 | - ``ETHOSN_NPU_DRIVER``: boolean option to enable a SiP service that can |
| 564 | configure an Arm® Ethos™-N NPU. To use this service the target platform's |
| 565 | ``HW_CONFIG`` must include the device tree nodes for the NPU. Currently, only |
| 566 | the Arm Juno platform has this included in its ``HW_CONFIG`` and the platform |
| 567 | only loads the ``HW_CONFIG`` in AArch64 builds. Default is 0. |
| 568 | |
| 569 | - ``ETHOSN_NPU_TZMP1``: boolean option to enable TZMP1 support for the |
| 570 | Arm® Ethos™-N NPU. Requires ``ETHOSN_NPU_DRIVER`` and |
| 571 | ``TRUSTED_BOARD_BOOT`` to be enabled. |
| 572 | |
| 573 | - ``ETHOSN_NPU_FW``: location of the NPU firmware binary |
| 574 | (```ethosn.bin```). This firmware image will be included in the FIP and |
| 575 | loaded at runtime. |
| 576 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 577 | - ``EL3_EXCEPTION_HANDLING``: When set to ``1``, enable handling of exceptions |
| 578 | targeted at EL3. When set ``0`` (default), no exceptions are expected or |
Raghu Krishnamurthy | 669bf40 | 2022-07-25 14:44:33 -0700 | [diff] [blame] | 579 | handled at EL3, and a panic will result. The exception to this rule is when |
| 580 | ``SPMD_SPM_AT_SEL2`` is set to ``1``, in which case, only exceptions |
| 581 | occuring during normal world execution, are trapped to EL3. Any exception |
| 582 | trapped during secure world execution are trapped to the SPMC. This is |
| 583 | supported only for AArch64 builds. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 584 | |
Javier Almansa Sobrino | 0d1f6b1 | 2020-09-18 16:47:07 +0100 | [diff] [blame] | 585 | - ``EVENT_LOG_LEVEL``: Chooses the log level to use for Measured Boot when |
| 586 | ``MEASURED_BOOT`` is enabled. For a list of valid values, see ``LOG_LEVEL``. |
| 587 | Default value is 40 (LOG_LEVEL_INFO). |
| 588 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 589 | - ``FAULT_INJECTION_SUPPORT``: ARMv8.4 extensions introduced support for fault |
| 590 | injection from lower ELs, and this build option enables lower ELs to use |
| 591 | Error Records accessed via System Registers to inject faults. This is |
| 592 | applicable only to AArch64 builds. |
| 593 | |
| 594 | This feature is intended for testing purposes only, and is advisable to keep |
| 595 | disabled for production images. |
| 596 | |
| 597 | - ``FIP_NAME``: This is an optional build option which specifies the FIP |
| 598 | filename for the ``fip`` target. Default is ``fip.bin``. |
| 599 | |
| 600 | - ``FWU_FIP_NAME``: This is an optional build option which specifies the FWU |
| 601 | FIP filename for the ``fwu_fip`` target. Default is ``fwu_fip.bin``. |
| 602 | |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 603 | - ``FW_ENC_STATUS``: Top level firmware's encryption numeric flag, values: |
| 604 | |
| 605 | :: |
| 606 | |
| 607 | 0: Encryption is done with Secret Symmetric Key (SSK) which is common |
| 608 | for a class of devices. |
| 609 | 1: Encryption is done with Binding Secret Symmetric Key (BSSK) which is |
| 610 | unique per device. |
| 611 | |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 612 | This flag depends on ``DECRYPTION_SUPPORT`` build flag. |
Sumit Garg | c0c369c | 2019-11-15 18:47:53 +0530 | [diff] [blame] | 613 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 614 | - ``GENERATE_COT``: Boolean flag used to build and execute the ``cert_create`` |
| 615 | tool to create certificates as per the Chain of Trust described in |
| 616 | :ref:`Trusted Board Boot`. The build system then calls ``fiptool`` to |
| 617 | include the certificates in the FIP and FWU_FIP. Default value is '0'. |
| 618 | |
| 619 | Specify both ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=1`` to include support |
| 620 | for the Trusted Board Boot feature in the BL1 and BL2 images, to generate |
| 621 | the corresponding certificates, and to include those certificates in the |
| 622 | FIP and FWU_FIP. |
| 623 | |
| 624 | Note that if ``TRUSTED_BOARD_BOOT=0`` and ``GENERATE_COT=1``, the BL1 and BL2 |
| 625 | images will not include support for Trusted Board Boot. The FIP will still |
| 626 | include the corresponding certificates. This FIP can be used to verify the |
| 627 | Chain of Trust on the host machine through other mechanisms. |
| 628 | |
| 629 | Note that if ``TRUSTED_BOARD_BOOT=1`` and ``GENERATE_COT=0``, the BL1 and BL2 |
| 630 | images will include support for Trusted Board Boot, but the FIP and FWU_FIP |
| 631 | will not include the corresponding certificates, causing a boot failure. |
| 632 | |
| 633 | - ``GICV2_G0_FOR_EL3``: Unlike GICv3, the GICv2 architecture doesn't have |
| 634 | inherent support for specific EL3 type interrupts. Setting this build option |
| 635 | to ``1`` assumes GICv2 *Group 0* interrupts are expected to target EL3, both |
Madhukar Pappireddy | 86350ae | 2020-07-29 09:37:25 -0500 | [diff] [blame] | 636 | by :ref:`platform abstraction layer<platform Interrupt Controller API>` and |
| 637 | :ref:`Interrupt Management Framework<Interrupt Management Framework>`. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 638 | This allows GICv2 platforms to enable features requiring EL3 interrupt type. |
| 639 | This also means that all GICv2 Group 0 interrupts are delivered to EL3, and |
| 640 | the Secure Payload interrupts needs to be synchronously handed over to Secure |
| 641 | EL1 for handling. The default value of this option is ``0``, which means the |
| 642 | Group 0 interrupts are assumed to be handled by Secure EL1. |
| 643 | |
Manish Pandey | 0e3379d | 2022-10-10 11:43:08 +0100 | [diff] [blame] | 644 | - ``HANDLE_EA_EL3_FIRST_NS``: When set to ``1``, External Aborts and SError |
| 645 | Interrupts, resulting from errors in NS world, will be always trapped in |
| 646 | EL3 i.e. in BL31 at runtime. When set to ``0`` (default), these exceptions |
| 647 | will be trapped in the current exception level (or in EL1 if the current |
| 648 | exception level is EL0). |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 649 | |
| 650 | - ``HW_ASSISTED_COHERENCY``: On most Arm systems to-date, platform-specific |
| 651 | software operations are required for CPUs to enter and exit coherency. |
| 652 | However, newer systems exist where CPUs' entry to and exit from coherency |
| 653 | is managed in hardware. Such systems require software to only initiate these |
| 654 | operations, and the rest is managed in hardware, minimizing active software |
| 655 | management. In such systems, this boolean option enables TF-A to carry out |
| 656 | build and run-time optimizations during boot and power management operations. |
| 657 | This option defaults to 0 and if it is enabled, then it implies |
| 658 | ``WARMBOOT_ENABLE_DCACHE_EARLY`` is also enabled. |
| 659 | |
| 660 | If this flag is disabled while the platform which TF-A is compiled for |
| 661 | includes cores that manage coherency in hardware, then a compilation error is |
| 662 | generated. This is based on the fact that a system cannot have, at the same |
| 663 | time, cores that manage coherency in hardware and cores that don't. In other |
| 664 | words, a platform cannot have, at the same time, cores that require |
| 665 | ``HW_ASSISTED_COHERENCY=1`` and cores that require |
| 666 | ``HW_ASSISTED_COHERENCY=0``. |
| 667 | |
| 668 | Note that, when ``HW_ASSISTED_COHERENCY`` is enabled, version 2 of |
| 669 | translation library (xlat tables v2) must be used; version 1 of translation |
| 670 | library is not supported. |
| 671 | |
Varun Wadekar | 0a46eb1 | 2023-04-13 21:06:18 +0100 | [diff] [blame] | 672 | - ``IMPDEF_SYSREG_TRAP``: Numeric value to enable the handling traps for |
| 673 | implementation defined system register accesses from lower ELs. Default |
| 674 | value is ``0``. |
| 675 | |
Louis Mayencourt | c1c2bf7 | 2020-02-13 08:21:34 +0000 | [diff] [blame] | 676 | - ``INVERTED_MEMMAP``: memmap tool print by default lower addresses at the |
David Horstmann | b2cc35f | 2021-01-21 12:29:59 +0000 | [diff] [blame] | 677 | bottom, higher addresses at the top. This build flag can be set to '1' to |
Louis Mayencourt | c1c2bf7 | 2020-02-13 08:21:34 +0000 | [diff] [blame] | 678 | invert this behavior. Lower addresses will be printed at the top and higher |
| 679 | addresses at the bottom. |
| 680 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 681 | - ``KEY_ALG``: This build flag enables the user to select the algorithm to be |
| 682 | used for generating the PKCS keys and subsequent signing of the certificate. |
Lionel Debieve | fefeffb | 2022-11-14 11:03:42 +0100 | [diff] [blame] | 683 | It accepts 5 values: ``rsa``, ``rsa_1_5``, ``ecdsa``, ``ecdsa-brainpool-regular`` |
| 684 | and ``ecdsa-brainpool-twisted``. The option ``rsa_1_5`` is the legacy PKCS#1 |
| 685 | RSA 1.5 algorithm which is not TBBR compliant and is retained only for |
| 686 | compatibility. The default value of this flag is ``rsa`` which is the TBBR |
| 687 | compliant PKCS#1 RSA 2.1 scheme. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 688 | |
Gilad Ben-Yossef | a6e5342 | 2019-09-15 13:29:29 +0300 | [diff] [blame] | 689 | - ``KEY_SIZE``: This build flag enables the user to select the key size for |
| 690 | the algorithm specified by ``KEY_ALG``. The valid values for ``KEY_SIZE`` |
| 691 | depend on the chosen algorithm and the cryptographic module. |
| 692 | |
Lionel Debieve | fefeffb | 2022-11-14 11:03:42 +0100 | [diff] [blame] | 693 | +---------------------------+------------------------------------+ |
| 694 | | KEY_ALG | Possible key sizes | |
| 695 | +===========================+====================================+ |
Sandrine Bailleux | 2f37ce6 | 2023-10-26 15:14:42 +0200 | [diff] [blame] | 696 | | rsa | 1024 , 2048 (default), 3072, 4096 | |
Lionel Debieve | fefeffb | 2022-11-14 11:03:42 +0100 | [diff] [blame] | 697 | +---------------------------+------------------------------------+ |
laurenw-arm | c2a5dce | 2023-10-03 15:36:25 -0500 | [diff] [blame] | 698 | | ecdsa | 256 (default), 384 | |
Lionel Debieve | fefeffb | 2022-11-14 11:03:42 +0100 | [diff] [blame] | 699 | +---------------------------+------------------------------------+ |
| 700 | | ecdsa-brainpool-regular | unavailable | |
| 701 | +---------------------------+------------------------------------+ |
| 702 | | ecdsa-brainpool-twisted | unavailable | |
| 703 | +---------------------------+------------------------------------+ |
| 704 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 705 | - ``HASH_ALG``: This build flag enables the user to select the secure hash |
| 706 | algorithm. It accepts 3 values: ``sha256``, ``sha384`` and ``sha512``. |
| 707 | The default value of this flag is ``sha256``. |
| 708 | |
| 709 | - ``LDFLAGS``: Extra user options appended to the linkers' command line in |
| 710 | addition to the one set by the build system. |
| 711 | |
| 712 | - ``LOG_LEVEL``: Chooses the log level, which controls the amount of console log |
| 713 | output compiled into the build. This should be one of the following: |
| 714 | |
| 715 | :: |
| 716 | |
| 717 | 0 (LOG_LEVEL_NONE) |
| 718 | 10 (LOG_LEVEL_ERROR) |
| 719 | 20 (LOG_LEVEL_NOTICE) |
| 720 | 30 (LOG_LEVEL_WARNING) |
| 721 | 40 (LOG_LEVEL_INFO) |
| 722 | 50 (LOG_LEVEL_VERBOSE) |
| 723 | |
| 724 | All log output up to and including the selected log level is compiled into |
| 725 | the build. The default value is 40 in debug builds and 20 in release builds. |
| 726 | |
Alexei Fedorov | 913cb7e | 2020-01-23 14:27:38 +0000 | [diff] [blame] | 727 | - ``MEASURED_BOOT``: Boolean flag to include support for the Measured Boot |
Manish V Badarkhe | 92de80a | 2021-12-16 10:41:47 +0000 | [diff] [blame] | 728 | feature. This flag can be enabled with ``TRUSTED_BOARD_BOOT`` in order to |
| 729 | provide trust that the code taking the measurements and recording them has |
| 730 | not been tampered with. |
Sandrine Bailleux | 533d8b3 | 2021-06-10 11:18:04 +0200 | [diff] [blame] | 731 | |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 732 | This option defaults to 0. |
Alexei Fedorov | 913cb7e | 2020-01-23 14:27:38 +0000 | [diff] [blame] | 733 | |
Govindraj Raja | 8152565 | 2023-07-18 13:55:33 -0500 | [diff] [blame] | 734 | - ``MARCH_DIRECTIVE``: used to pass a -march option from the platform build |
| 735 | options to the compiler. An example usage: |
| 736 | |
| 737 | .. code:: make |
| 738 | |
| 739 | MARCH_DIRECTIVE := -march=armv8.5-a |
| 740 | |
Bipin Ravi | e53e6ae | 2023-09-28 13:17:24 -0500 | [diff] [blame] | 741 | - ``HARDEN_SLS``: used to pass -mharden-sls=all from the TF-A build |
| 742 | options to the compiler currently supporting only of the options. |
| 743 | GCC documentation: |
| 744 | https://gcc.gnu.org/onlinedocs/gcc/AArch64-Options.html#index-mharden-sls |
| 745 | |
| 746 | An example usage: |
| 747 | |
| 748 | .. code:: make |
| 749 | |
| 750 | HARDEN_SLS := 1 |
| 751 | |
| 752 | This option defaults to 0. |
| 753 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 754 | - ``NON_TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It |
Robin van der Gracht | 06b5cdb | 2023-09-12 11:16:23 +0200 | [diff] [blame] | 755 | specifies a file that contains the Non-Trusted World private key in PEM |
| 756 | format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and it |
| 757 | will be used to save the key. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 758 | |
| 759 | - ``NS_BL2U``: Path to NS_BL2U image in the host file system. This image is |
| 760 | optional. It is only needed if the platform makefile specifies that it |
| 761 | is required in order to build the ``fwu_fip`` target. |
| 762 | |
| 763 | - ``NS_TIMER_SWITCH``: Enable save and restore for non-secure timer register |
| 764 | contents upon world switch. It can take either 0 (don't save and restore) or |
| 765 | 1 (do save and restore). 0 is the default. An SPD may set this to 1 if it |
| 766 | wants the timer registers to be saved and restored. |
| 767 | |
| 768 | - ``OVERRIDE_LIBC``: This option allows platforms to override the default libc |
| 769 | for the BL image. It can be either 0 (include) or 1 (remove). The default |
| 770 | value is 0. |
| 771 | |
| 772 | - ``PL011_GENERIC_UART``: Boolean option to indicate the PL011 driver that |
| 773 | the underlying hardware is not a full PL011 UART but a minimally compliant |
| 774 | generic UART, which is a subset of the PL011. The driver will not access |
| 775 | any register that is not part of the SBSA generic UART specification. |
| 776 | Default value is 0 (a full PL011 compliant UART is present). |
| 777 | |
| 778 | - ``PLAT``: Choose a platform to build TF-A for. The chosen platform name |
| 779 | must be subdirectory of any depth under ``plat/``, and must contain a |
| 780 | platform makefile named ``platform.mk``. For example, to build TF-A for the |
| 781 | Arm Juno board, select PLAT=juno. |
| 782 | |
Juan Pablo Conde | b5ec138 | 2023-11-08 16:14:28 -0600 | [diff] [blame] | 783 | - ``PLATFORM_REPORT_CTX_MEM_USE``: Reports the context memory allocated for |
| 784 | each core as well as the global context. The data includes the memory used |
| 785 | by each world and each privileged exception level. This build option is |
| 786 | applicable only for ``ARCH=aarch64`` builds. The default value is 0. |
| 787 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 788 | - ``PRELOADED_BL33_BASE``: This option enables booting a preloaded BL33 image |
| 789 | instead of the normal boot flow. When defined, it must specify the entry |
| 790 | point address for the preloaded BL33 image. This option is incompatible with |
| 791 | ``EL3_PAYLOAD_BASE``. If both are defined, ``EL3_PAYLOAD_BASE`` has priority |
| 792 | over ``PRELOADED_BL33_BASE``. |
| 793 | |
Arvind Ram Prakash | eaa9019 | 2023-12-21 00:25:52 -0600 | [diff] [blame] | 794 | - ``PRESERVE_DSU_PMU_REGS``: This options when enabled allows the platform to |
| 795 | save/restore the DynamIQ Shared Unit's(DSU) Performance Monitoring Unit(PMU) |
| 796 | registers when the cluster goes through a power cycle. This is disabled by |
| 797 | default and platforms that require this feature have to enable them. |
| 798 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 799 | - ``PROGRAMMABLE_RESET_ADDRESS``: This option indicates whether the reset |
| 800 | vector address can be programmed or is fixed on the platform. It can take |
| 801 | either 0 (fixed) or 1 (programmable). Default is 0. If the platform has a |
| 802 | programmable reset address, it is expected that a CPU will start executing |
| 803 | code directly at the right address, both on a cold and warm reset. In this |
| 804 | case, there is no need to identify the entrypoint on boot and the boot path |
| 805 | can be optimised. The ``plat_get_my_entrypoint()`` platform porting interface |
| 806 | does not need to be implemented in this case. |
| 807 | |
| 808 | - ``PSCI_EXTENDED_STATE_ID``: As per PSCI1.0 Specification, there are 2 formats |
| 809 | possible for the PSCI power-state parameter: original and extended State-ID |
| 810 | formats. This flag if set to 1, configures the generic PSCI layer to use the |
| 811 | extended format. The default value of this flag is 0, which means by default |
| 812 | the original power-state format is used by the PSCI implementation. This flag |
| 813 | should be specified by the platform makefile and it governs the return value |
| 814 | of PSCI_FEATURES API for CPU_SUSPEND smc function id. When this option is |
| 815 | enabled on Arm platforms, the option ``ARM_RECOM_STATE_ID_ENC`` needs to be |
| 816 | set to 1 as well. |
| 817 | |
Wing Li | 1e9b68a | 2023-01-26 18:33:36 -0800 | [diff] [blame] | 818 | - ``PSCI_OS_INIT_MODE``: Boolean flag to enable support for optional PSCI |
| 819 | OS-initiated mode. This option defaults to 0. |
| 820 | |
Manish Pandey | f90a73c | 2023-10-10 15:42:19 +0100 | [diff] [blame] | 821 | - ``ENABLE_FEAT_RAS``: Boolean flag to enable Armv8.2 RAS features. RAS features |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 822 | are an optional extension for pre-Armv8.2 CPUs, but are mandatory for Armv8.2 |
Manish Pandey | 514a301 | 2023-10-10 13:53:25 +0100 | [diff] [blame] | 823 | or later CPUs. This flag can take the values 0 or 1. The default value is 0. |
| 824 | NOTE: This flag enables use of IESB capability to reduce entry latency into |
| 825 | EL3 even when RAS error handling is not performed on the platform. Hence this |
| 826 | flag is recommended to be turned on Armv8.2 and later CPUs. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 827 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 828 | - ``RESET_TO_BL31``: Enable BL31 entrypoint as the CPU reset vector instead |
| 829 | of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 |
| 830 | entrypoint) or 1 (CPU reset to BL31 entrypoint). |
| 831 | The default value is 0. |
| 832 | |
| 833 | - ``RESET_TO_SP_MIN``: SP_MIN is the minimal AArch32 Secure Payload provided |
| 834 | in TF-A. This flag configures SP_MIN entrypoint as the CPU reset vector |
| 835 | instead of the BL1 entrypoint. It can take the value 0 (CPU reset to BL1 |
| 836 | entrypoint) or 1 (CPU reset to SP_MIN entrypoint). The default value is 0. |
| 837 | |
AlexeiFedorov | c0ca2d7 | 2024-05-13 15:35:54 +0100 | [diff] [blame] | 838 | - ``RME_GPT_BITLOCK_BLOCK``: This defines the block size (in number of 512MB |
| 839 | - blocks) covered by a single bit of the bitlock structure during RME GPT |
| 840 | - operations. The lower the block size, the better opportunity for |
| 841 | - parallelising GPT operations but at the cost of more bits being needed |
| 842 | - for the bitlock structure. This numeric parameter can take the values |
| 843 | - from 0 to 512 and must be a power of 2. The value of 0 is special and |
| 844 | - and it chooses a single spinlock for all GPT L1 table entries. Default |
| 845 | - value is 1 which corresponds to block size of 512MB per bit of bitlock |
| 846 | - structure. |
| 847 | |
| 848 | - ``RME_GPT_MAX_BLOCK``: Numeric value in MB to define the maximum size of |
AlexeiFedorov | bd8b1bb | 2024-03-13 17:07:03 +0000 | [diff] [blame] | 849 | supported contiguous blocks in GPT Library. This parameter can take the |
| 850 | values 0, 2, 32 and 512. Setting this value to 0 disables use of Contigious |
| 851 | descriptors. Default value is 2. |
| 852 | |
Robin van der Gracht | 06b5cdb | 2023-09-12 11:16:23 +0200 | [diff] [blame] | 853 | - ``ROT_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a |
| 854 | file that contains the ROT private key in PEM format or a PKCS11 URI and |
| 855 | enforces public key hash generation. If ``SAVE_KEYS=1``, only a file is |
| 856 | accepted and it will be used to save the key. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 857 | |
| 858 | - ``SAVE_KEYS``: This option is used when ``GENERATE_COT=1``. It tells the |
| 859 | certificate generation tool to save the keys used to establish the Chain of |
| 860 | Trust. Allowed options are '0' or '1'. Default is '0' (do not save). |
| 861 | |
| 862 | - ``SCP_BL2``: Path to SCP_BL2 image in the host file system. This image is optional. |
| 863 | If a SCP_BL2 image is present then this option must be passed for the ``fip`` |
| 864 | target. |
| 865 | |
Robin van der Gracht | 06b5cdb | 2023-09-12 11:16:23 +0200 | [diff] [blame] | 866 | - ``SCP_BL2_KEY``: This option is used when ``GENERATE_COT=1``. It specifies a |
| 867 | file that contains the SCP_BL2 private key in PEM format or a PKCS11 URI. |
| 868 | If ``SAVE_KEYS=1``, only a file is accepted and it will be used to save the key. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 869 | |
| 870 | - ``SCP_BL2U``: Path to SCP_BL2U image in the host file system. This image is |
| 871 | optional. It is only needed if the platform makefile specifies that it |
| 872 | is required in order to build the ``fwu_fip`` target. |
| 873 | |
| 874 | - ``SDEI_SUPPORT``: Setting this to ``1`` enables support for Software |
| 875 | Delegated Exception Interface to BL31 image. This defaults to ``0``. |
| 876 | |
| 877 | When set to ``1``, the build option ``EL3_EXCEPTION_HANDLING`` must also be |
| 878 | set to ``1``. |
| 879 | |
| 880 | - ``SEPARATE_CODE_AND_RODATA``: Whether code and read-only data should be |
| 881 | isolated on separate memory pages. This is a trade-off between security and |
| 882 | memory usage. See "Isolating code and read-only data on separate memory |
Olivier Deprez | 7efa3f1 | 2020-03-26 16:09:21 +0100 | [diff] [blame] | 883 | pages" section in :ref:`Firmware Design`. This flag is disabled by default |
| 884 | and affects all BL images. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 885 | |
Samuel Holland | 31a14e1 | 2018-10-17 21:40:18 -0500 | [diff] [blame] | 886 | - ``SEPARATE_NOBITS_REGION``: Setting this option to ``1`` allows the NOBITS |
| 887 | sections of BL31 (.bss, stacks, page tables, and coherent memory) to be |
| 888 | allocated in RAM discontiguous from the loaded firmware image. When set, the |
David Horstmann | b2cc35f | 2021-01-21 12:29:59 +0000 | [diff] [blame] | 889 | platform is expected to provide definitions for ``BL31_NOBITS_BASE`` and |
Samuel Holland | 31a14e1 | 2018-10-17 21:40:18 -0500 | [diff] [blame] | 890 | ``BL31_NOBITS_LIMIT``. When the option is ``0`` (the default), NOBITS |
| 891 | sections are placed in RAM immediately following the loaded firmware image. |
| 892 | |
Jiafei Pan | 0824b45 | 2022-02-24 10:47:33 +0800 | [diff] [blame] | 893 | - ``SEPARATE_BL2_NOLOAD_REGION``: Setting this option to ``1`` allows the |
| 894 | NOLOAD sections of BL2 (.bss, stacks, page tables) to be allocated in RAM |
| 895 | discontiguous from loaded firmware images. When set, the platform need to |
| 896 | provide definitions of ``BL2_NOLOAD_START`` and ``BL2_NOLOAD_LIMIT``. This |
| 897 | flag is disabled by default and NOLOAD sections are placed in RAM immediately |
| 898 | following the loaded firmware image. |
| 899 | |
Madhukar Pappireddy | 10a8919 | 2024-07-05 12:44:08 -0500 | [diff] [blame^] | 900 | - ``SEPARATE_SIMD_SECTION``: Setting this option to ``1`` allows the SIMD context |
| 901 | data structures to be put in a dedicated memory region as decided by platform |
| 902 | integrator. Default value is ``0`` which means the SIMD context is put in BSS |
| 903 | section of EL3 firmware. |
| 904 | |
Jeremy Linton | 684a079 | 2021-01-26 22:42:03 -0600 | [diff] [blame] | 905 | - ``SMC_PCI_SUPPORT``: This option allows platforms to handle PCI configuration |
| 906 | access requests via a standard SMCCC defined in `DEN0115`_. When combined with |
| 907 | UEFI+ACPI this can provide a certain amount of OS forward compatibility |
| 908 | with newer platforms that aren't ECAM compliant. |
| 909 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 910 | - ``SPD``: Choose a Secure Payload Dispatcher component to be built into TF-A. |
| 911 | This build option is only valid if ``ARCH=aarch64``. The value should be |
| 912 | the path to the directory containing the SPD source, relative to |
| 913 | ``services/spd/``; the directory is expected to contain a makefile called |
Olivier Deprez | 7efa3f1 | 2020-03-26 16:09:21 +0100 | [diff] [blame] | 914 | ``<spd-value>.mk``. The SPM Dispatcher standard service is located in |
| 915 | services/std_svc/spmd and enabled by ``SPD=spmd``. The SPM Dispatcher |
| 916 | cannot be enabled when the ``SPM_MM`` option is enabled. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 917 | |
| 918 | - ``SPIN_ON_BL1_EXIT``: This option introduces an infinite loop in BL1. It can |
| 919 | take either 0 (no loop) or 1 (add a loop). 0 is the default. This loop stops |
| 920 | execution in BL1 just before handing over to BL31. At this point, all |
| 921 | firmware images have been loaded in memory, and the MMU and caches are |
| 922 | turned off. Refer to the "Debugging options" section for more details. |
| 923 | |
Marc Bonnici | abaac16 | 2021-12-01 18:00:40 +0000 | [diff] [blame] | 924 | - ``SPMC_AT_EL3`` : This boolean option is used jointly with the SPM |
| 925 | Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC |
| 926 | component runs at the EL3 exception level. The default value is ``0`` ( |
| 927 | disabled). This configuration supports pre-Armv8.4 platforms (aka not |
Olivier Deprez | b6cd670 | 2023-11-03 11:49:47 +0100 | [diff] [blame] | 928 | implementing the ``FEAT_SEL2`` extension). |
Marc Bonnici | abaac16 | 2021-12-01 18:00:40 +0000 | [diff] [blame] | 929 | |
Nishant Sharma | 9e71911 | 2023-06-27 00:36:01 +0100 | [diff] [blame] | 930 | - ``SPMC_AT_EL3_SEL0_SP`` : Boolean option to enable SEL0 SP load support when |
| 931 | ``SPMC_AT_EL3`` is enabled. The default value if ``0`` (disabled). This |
| 932 | option cannot be enabled (``1``) when (``SPMC_AT_EL3``) is disabled. |
| 933 | |
Jens Wiklander | ba0ed3e | 2022-12-14 17:02:16 +0100 | [diff] [blame] | 934 | - ``SPMC_OPTEE`` : This boolean option is used jointly with the SPM |
| 935 | Dispatcher option (``SPD=spmd``) and with ``SPMD_SPM_AT_SEL2=0`` to |
| 936 | indicate that the SPMC at S-EL1 is OP-TEE and an OP-TEE specific loading |
| 937 | mechanism should be used. |
| 938 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 939 | - ``SPMD_SPM_AT_SEL2`` : This boolean option is used jointly with the SPM |
Olivier Deprez | 7efa3f1 | 2020-03-26 16:09:21 +0100 | [diff] [blame] | 940 | Dispatcher option (``SPD=spmd``). When enabled (1) it indicates the SPMC |
Marc Bonnici | abaac16 | 2021-12-01 18:00:40 +0000 | [diff] [blame] | 941 | component runs at the S-EL2 exception level provided by the ``FEAT_SEL2`` |
Olivier Deprez | 7efa3f1 | 2020-03-26 16:09:21 +0100 | [diff] [blame] | 942 | extension. This is the default when enabling the SPM Dispatcher. When |
| 943 | disabled (0) it indicates the SPMC component runs at the S-EL1 execution |
Marc Bonnici | abaac16 | 2021-12-01 18:00:40 +0000 | [diff] [blame] | 944 | state or at EL3 if ``SPMC_AT_EL3`` is enabled. The latter configurations |
| 945 | support pre-Armv8.4 platforms (aka not implementing the ``FEAT_SEL2`` |
| 946 | extension). |
Olivier Deprez | 7efa3f1 | 2020-03-26 16:09:21 +0100 | [diff] [blame] | 947 | |
Paul Beesley | fe975b4 | 2019-09-16 11:29:03 +0000 | [diff] [blame] | 948 | - ``SPM_MM`` : Boolean option to enable the Management Mode (MM)-based Secure |
Olivier Deprez | 7efa3f1 | 2020-03-26 16:09:21 +0100 | [diff] [blame] | 949 | Partition Manager (SPM) implementation. The default value is ``0`` |
| 950 | (disabled). This option cannot be enabled (``1``) when SPM Dispatcher is |
| 951 | enabled (``SPD=spmd``). |
Paul Beesley | fe975b4 | 2019-09-16 11:29:03 +0000 | [diff] [blame] | 952 | |
Manish Pandey | 3f90ad7 | 2020-01-14 11:52:05 +0000 | [diff] [blame] | 953 | - ``SP_LAYOUT_FILE``: Platform provided path to JSON file containing the |
Olivier Deprez | 7efa3f1 | 2020-03-26 16:09:21 +0100 | [diff] [blame] | 954 | description of secure partitions. The build system will parse this file and |
| 955 | package all secure partition blobs into the FIP. This file is not |
| 956 | necessarily part of TF-A tree. Only available when ``SPD=spmd``. |
Manish Pandey | 3f90ad7 | 2020-01-14 11:52:05 +0000 | [diff] [blame] | 957 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 958 | - ``SP_MIN_WITH_SECURE_FIQ``: Boolean flag to indicate the SP_MIN handles |
| 959 | secure interrupts (caught through the FIQ line). Platforms can enable |
| 960 | this directive if they need to handle such interruption. When enabled, |
| 961 | the FIQ are handled in monitor mode and non secure world is not allowed |
| 962 | to mask these events. Platforms that enable FIQ handling in SP_MIN shall |
| 963 | implement the api ``sp_min_plat_fiq_handler()``. The default value is 0. |
| 964 | |
Mark Brown | 6486997 | 2022-04-20 18:14:32 +0100 | [diff] [blame] | 965 | - ``SVE_VECTOR_LEN``: SVE vector length to configure in ZCR_EL3. |
| 966 | Platforms can configure this if they need to lower the hardware |
| 967 | limit, for example due to asymmetric configuration or limitations of |
| 968 | software run at lower ELs. The default is the architectural maximum |
| 969 | of 2048 which should be suitable for most configurations, the |
| 970 | hardware will limit the effective VL to the maximum physically supported |
| 971 | VL. |
| 972 | |
Jayanth Dodderi Chidanand | 7c7faff | 2022-10-11 17:16:07 +0100 | [diff] [blame] | 973 | - ``TRNG_SUPPORT``: Setting this to ``1`` enables support for True |
| 974 | Random Number Generator Interface to BL31 image. This defaults to ``0``. |
| 975 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 976 | - ``TRUSTED_BOARD_BOOT``: Boolean flag to include support for the Trusted Board |
| 977 | Boot feature. When set to '1', BL1 and BL2 images include support to load |
| 978 | and verify the certificates and images in a FIP, and BL1 includes support |
| 979 | for the Firmware Update. The default value is '0'. Generation and inclusion |
| 980 | of certificates in the FIP and FWU_FIP depends upon the value of the |
| 981 | ``GENERATE_COT`` option. |
| 982 | |
| 983 | .. warning:: |
| 984 | This option depends on ``CREATE_KEYS`` to be enabled. If the keys |
| 985 | already exist in disk, they will be overwritten without further notice. |
| 986 | |
| 987 | - ``TRUSTED_WORLD_KEY``: This option is used when ``GENERATE_COT=1``. It |
Robin van der Gracht | 06b5cdb | 2023-09-12 11:16:23 +0200 | [diff] [blame] | 988 | specifies a file that contains the Trusted World private key in PEM |
| 989 | format or a PKCS11 URI. If ``SAVE_KEYS=1``, only a file is accepted and |
| 990 | it will be used to save the key. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 991 | |
| 992 | - ``TSP_INIT_ASYNC``: Choose BL32 initialization method as asynchronous or |
| 993 | synchronous, (see "Initializing a BL32 Image" section in |
| 994 | :ref:`Firmware Design`). It can take the value 0 (BL32 is initialized using |
| 995 | synchronous method) or 1 (BL32 is initialized using asynchronous method). |
| 996 | Default is 0. |
| 997 | |
| 998 | - ``TSP_NS_INTR_ASYNC_PREEMPT``: A non zero value enables the interrupt |
| 999 | routing model which routes non-secure interrupts asynchronously from TSP |
| 1000 | to EL3 causing immediate preemption of TSP. The EL3 is responsible |
| 1001 | for saving and restoring the TSP context in this routing model. The |
| 1002 | default routing model (when the value is 0) is to route non-secure |
| 1003 | interrupts to TSP allowing it to save its context and hand over |
| 1004 | synchronously to EL3 via an SMC. |
| 1005 | |
| 1006 | .. note:: |
| 1007 | When ``EL3_EXCEPTION_HANDLING`` is ``1``, ``TSP_NS_INTR_ASYNC_PREEMPT`` |
| 1008 | must also be set to ``1``. |
| 1009 | |
Manish V Badarkhe | b59efca | 2023-06-27 11:40:21 +0100 | [diff] [blame] | 1010 | - ``TS_SP_FW_CONFIG``: DTC build flag to include Trusted Services (Crypto and |
| 1011 | internal-trusted-storage) as SP in tb_fw_config device tree. |
| 1012 | |
Jayanth Dodderi Chidanand | 4b5489c | 2022-03-28 15:28:55 +0100 | [diff] [blame] | 1013 | - ``TWED_DELAY``: Numeric value to be set in order to delay the trapping of |
| 1014 | WFE instruction. ``ENABLE_FEAT_TWED`` build option must be enabled to set |
| 1015 | this delay. It can take values in the range (0-15). Default value is ``0`` |
| 1016 | and based on this value, 2^(TWED_DELAY + 8) cycles will be delayed. |
| 1017 | Platforms need to explicitly update this value based on their requirements. |
| 1018 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 1019 | - ``USE_ARM_LINK``: This flag determines whether to enable support for ARM |
| 1020 | linker. When the ``LINKER`` build variable points to the armlink linker, |
| 1021 | this flag is enabled automatically. To enable support for armlink, platforms |
| 1022 | will have to provide a scatter file for the BL image. Currently, Tegra |
| 1023 | platforms use the armlink support to compile BL3-1 images. |
| 1024 | |
| 1025 | - ``USE_COHERENT_MEM``: This flag determines whether to include the coherent |
| 1026 | memory region in the BL memory map or not (see "Use of Coherent memory in |
| 1027 | TF-A" section in :ref:`Firmware Design`). It can take the value 1 |
| 1028 | (Coherent memory region is included) or 0 (Coherent memory region is |
| 1029 | excluded). Default is 1. |
| 1030 | |
Louis Mayencourt | 6b232d9 | 2020-02-28 16:57:30 +0000 | [diff] [blame] | 1031 | - ``ARM_IO_IN_DTB``: This flag determines whether to use IO based on the |
| 1032 | firmware configuration framework. This will move the io_policies into a |
Louis Mayencourt | badcac8 | 2019-10-24 15:18:46 +0100 | [diff] [blame] | 1033 | configuration device tree, instead of static structure in the code base. |
| 1034 | |
Manish V Badarkhe | ad33989 | 2020-06-29 10:32:53 +0100 | [diff] [blame] | 1035 | - ``COT_DESC_IN_DTB``: This flag determines whether to create COT descriptors |
| 1036 | at runtime using fconf. If this flag is enabled, COT descriptors are |
| 1037 | statically captured in tb_fw_config file in the form of device tree nodes |
| 1038 | and properties. Currently, COT descriptors used by BL2 are moved to the |
| 1039 | device tree and COT descriptors used by BL1 are retained in the code |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 1040 | base statically. |
Manish V Badarkhe | ad33989 | 2020-06-29 10:32:53 +0100 | [diff] [blame] | 1041 | |
Balint Dobszay | d0dbd5e | 2019-12-18 15:28:00 +0100 | [diff] [blame] | 1042 | - ``SDEI_IN_FCONF``: This flag determines whether to configure SDEI setup in |
| 1043 | runtime using firmware configuration framework. The platform specific SDEI |
| 1044 | shared and private events configuration is retrieved from device tree rather |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 1045 | than static C structures at compile time. This is only supported if |
| 1046 | SDEI_SUPPORT build flag is enabled. |
Louis Mayencourt | badcac8 | 2019-10-24 15:18:46 +0100 | [diff] [blame] | 1047 | |
Madhukar Pappireddy | 02cc3ff | 2020-06-02 09:26:30 -0500 | [diff] [blame] | 1048 | - ``SEC_INT_DESC_IN_FCONF``: This flag determines whether to configure Group 0 |
| 1049 | and Group1 secure interrupts using the firmware configuration framework. The |
| 1050 | platform specific secure interrupt property descriptor is retrieved from |
| 1051 | device tree in runtime rather than depending on static C structure at compile |
Manish Pandey | 34a305e | 2021-10-21 21:53:49 +0100 | [diff] [blame] | 1052 | time. |
Madhukar Pappireddy | 02cc3ff | 2020-06-02 09:26:30 -0500 | [diff] [blame] | 1053 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 1054 | - ``USE_ROMLIB``: This flag determines whether library at ROM will be used. |
| 1055 | This feature creates a library of functions to be placed in ROM and thus |
| 1056 | reduces SRAM usage. Refer to :ref:`Library at ROM` for further details. Default |
| 1057 | is 0. |
| 1058 | |
| 1059 | - ``V``: Verbose build. If assigned anything other than 0, the build commands |
| 1060 | are printed. Default is 0. |
| 1061 | |
| 1062 | - ``VERSION_STRING``: String used in the log output for each TF-A image. |
| 1063 | Defaults to a string formed by concatenating the version number, build type |
| 1064 | and build string. |
| 1065 | |
| 1066 | - ``W``: Warning level. Some compiler warning options of interest have been |
| 1067 | regrouped and put in the root Makefile. This flag can take the values 0 to 3, |
| 1068 | each level enabling more warning options. Default is 0. |
| 1069 | |
Boyan Karatotev | e9e7e8a | 2022-12-07 10:26:48 +0000 | [diff] [blame] | 1070 | This option is closely related to the ``E`` option, which enables |
| 1071 | ``-Werror``. |
| 1072 | |
| 1073 | - ``W=0`` (default) |
| 1074 | |
| 1075 | Enables a wide assortment of warnings, most notably ``-Wall`` and |
| 1076 | ``-Wextra``, as well as various bad practices and things that are likely to |
| 1077 | result in errors. Includes some compiler specific flags. No warnings are |
| 1078 | expected at this level for any build. |
| 1079 | |
| 1080 | - ``W=1`` |
| 1081 | |
| 1082 | Enables warnings we want the generic build to include but are too time |
| 1083 | consuming to fix at the moment. It re-enables warnings taken out for |
| 1084 | ``W=0`` builds (a few of the ``-Wextra`` additions). This level is expected |
| 1085 | to eventually be merged into ``W=0``. Some warnings are expected on some |
| 1086 | builds, but new contributions should not introduce new ones. |
| 1087 | |
| 1088 | - ``W=2`` (recommended) |
| 1089 | |
| 1090 | Enables warnings we want the generic build to include but cannot be enabled |
| 1091 | due to external libraries. This level is expected to eventually be merged |
| 1092 | into ``W=0``. Lots of warnings are expected, primarily from external |
| 1093 | libraries like zlib and compiler-rt, but new controbutions should not |
| 1094 | introduce new ones. |
| 1095 | |
| 1096 | - ``W=3`` |
| 1097 | |
| 1098 | Enables warnings that are informative but not necessary and generally too |
| 1099 | verbose and frequently ignored. A very large number of warnings are |
| 1100 | expected. |
| 1101 | |
| 1102 | The exact set of warning flags depends on the compiler and TF-A warning |
| 1103 | level, however they are all succinctly set in the top-level Makefile. Please |
| 1104 | refer to the `GCC`_ or `Clang`_ documentation for more information on the |
| 1105 | individual flags. |
| 1106 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 1107 | - ``WARMBOOT_ENABLE_DCACHE_EARLY`` : Boolean option to enable D-cache early on |
| 1108 | the CPU after warm boot. This is applicable for platforms which do not |
| 1109 | require interconnect programming to enable cache coherency (eg: single |
| 1110 | cluster platforms). If this option is enabled, then warm boot path |
| 1111 | enables D-caches immediately after enabling MMU. This option defaults to 0. |
| 1112 | |
Manish V Badarkhe | 75c972a | 2020-03-22 05:06:38 +0000 | [diff] [blame] | 1113 | - ``SUPPORT_STACK_MEMTAG``: This flag determines whether to enable memory |
| 1114 | tagging for stack or not. It accepts 2 values: ``yes`` and ``no``. The |
| 1115 | default value of this flag is ``no``. Note this option must be enabled only |
| 1116 | for ARM architecture greater than Armv8.5-A. |
| 1117 | |
Manish V Badarkhe | a59fa01 | 2020-07-31 08:38:49 +0100 | [diff] [blame] | 1118 | - ``ERRATA_SPECULATIVE_AT``: This flag determines whether to enable ``AT`` |
| 1119 | speculative errata workaround or not. It accepts 2 values: ``1`` and ``0``. |
| 1120 | The default value of this flag is ``0``. |
| 1121 | |
| 1122 | ``AT`` speculative errata workaround disables stage1 page table walk for |
| 1123 | lower ELs (EL1 and EL0) in EL3 so that ``AT`` speculative fetch at any point |
| 1124 | produces either the correct result or failure without TLB allocation. |
Manish V Badarkhe | 2801ed4 | 2020-04-28 04:53:32 +0100 | [diff] [blame] | 1125 | |
| 1126 | This boolean option enables errata for all below CPUs. |
| 1127 | |
Manish V Badarkhe | a59fa01 | 2020-07-31 08:38:49 +0100 | [diff] [blame] | 1128 | +---------+--------------+-------------------------+ |
| 1129 | | Errata | CPU | Workaround Define | |
| 1130 | +=========+==============+=========================+ |
| 1131 | | 1165522 | Cortex-A76 | ``ERRATA_A76_1165522`` | |
| 1132 | +---------+--------------+-------------------------+ |
| 1133 | | 1319367 | Cortex-A72 | ``ERRATA_A72_1319367`` | |
| 1134 | +---------+--------------+-------------------------+ |
| 1135 | | 1319537 | Cortex-A57 | ``ERRATA_A57_1319537`` | |
| 1136 | +---------+--------------+-------------------------+ |
| 1137 | | 1530923 | Cortex-A55 | ``ERRATA_A55_1530923`` | |
| 1138 | +---------+--------------+-------------------------+ |
| 1139 | | 1530924 | Cortex-A53 | ``ERRATA_A53_1530924`` | |
| 1140 | +---------+--------------+-------------------------+ |
| 1141 | |
| 1142 | .. note:: |
| 1143 | This option is enabled by build only if platform sets any of above defines |
| 1144 | mentioned in ’Workaround Define' column in the table. |
| 1145 | If this option is enabled for the EL3 software then EL2 software also must |
| 1146 | implement this workaround due to the behaviour of the errata mentioned |
| 1147 | in new SDEN document which will get published soon. |
Manish V Badarkhe | 2801ed4 | 2020-04-28 04:53:32 +0100 | [diff] [blame] | 1148 | |
Manish Pandey | 7c6fcb4 | 2022-09-27 14:30:34 +0100 | [diff] [blame] | 1149 | - ``RAS_TRAP_NS_ERR_REC_ACCESS``: This flag enables/disables the SCR_EL3.TERR |
Varun Wadekar | 9223485 | 2020-06-12 10:11:28 -0700 | [diff] [blame] | 1150 | bit, to trap access to the RAS ERR and RAS ERX registers from lower ELs. |
| 1151 | This flag is disabled by default. |
| 1152 | |
Juan Pablo Conde | 5286552 | 2022-06-28 16:56:32 -0400 | [diff] [blame] | 1153 | - ``OPENSSL_DIR``: This option is used to provide the path to a directory on the |
| 1154 | host machine where a custom installation of OpenSSL is located, which is used |
| 1155 | to build the certificate generation, firmware encryption and FIP tools. If |
| 1156 | this option is not set, the default OS installation will be used. |
Manish V Badarkhe | 3589b70 | 2020-07-29 10:58:44 +0100 | [diff] [blame] | 1157 | |
Madhukar Pappireddy | 7a554a1 | 2020-08-12 13:18:19 -0500 | [diff] [blame] | 1158 | - ``USE_SP804_TIMER``: Use the SP804 timer instead of the Generic Timer for |
| 1159 | functions that wait for an arbitrary time length (udelay and mdelay). The |
| 1160 | default value is 0. |
| 1161 | |
Jayanth Dodderi Chidanand | 6931675 | 2022-05-09 12:33:03 +0100 | [diff] [blame] | 1162 | - ``ENABLE_BRBE_FOR_NS``: Numeric value to enable access to the branch record |
| 1163 | buffer registers from NS ELs when FEAT_BRBE is implemented. BRBE is an |
| 1164 | optional architectural feature for AArch64. This flag can take the values |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 1165 | 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0 |
Jayanth Dodderi Chidanand | 6931675 | 2022-05-09 12:33:03 +0100 | [diff] [blame] | 1166 | and it is automatically disabled when the target architecture is AArch32. |
johpow01 | 8186596 | 2022-01-28 17:06:20 -0600 | [diff] [blame] | 1167 | |
Jayanth Dodderi Chidanand | a793ccc | 2022-05-19 14:08:28 +0100 | [diff] [blame] | 1168 | - ``ENABLE_TRBE_FOR_NS``: Numeric value to enable access of trace buffer |
Manish V Badarkhe | 20df29c | 2021-07-02 09:10:56 +0100 | [diff] [blame] | 1169 | control registers from NS ELs, NS-EL2 or NS-EL1(when NS-EL2 is implemented |
| 1170 | but unused) when FEAT_TRBE is implemented. TRBE is an optional architectural |
Jayanth Dodderi Chidanand | a793ccc | 2022-05-19 14:08:28 +0100 | [diff] [blame] | 1171 | feature for AArch64. This flag can take the values 0 to 2, to align with the |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 1172 | ``ENABLE_FEAT`` mechanism. The default is 0 and it is automatically |
Jayanth Dodderi Chidanand | a793ccc | 2022-05-19 14:08:28 +0100 | [diff] [blame] | 1173 | disabled when the target architecture is AArch32. |
Manish V Badarkhe | 20df29c | 2021-07-02 09:10:56 +0100 | [diff] [blame] | 1174 | |
Andre Przywara | 44e33e0 | 2022-11-17 16:42:09 +0000 | [diff] [blame] | 1175 | - ``ENABLE_SYS_REG_TRACE_FOR_NS``: Numeric value to enable trace system |
Manish V Badarkhe | f356f7e | 2021-06-29 11:44:20 +0100 | [diff] [blame] | 1176 | registers access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented |
| 1177 | but unused). This feature is available if trace unit such as ETMv4.x, and |
Andre Przywara | 44e33e0 | 2022-11-17 16:42:09 +0000 | [diff] [blame] | 1178 | ETE(extending ETM feature) is implemented. This flag can take the values |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 1179 | 0 to 2, to align with the ``ENABLE_FEAT`` mechanism. The default is 0. |
Manish V Badarkhe | f356f7e | 2021-06-29 11:44:20 +0100 | [diff] [blame] | 1180 | |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 1181 | - ``ENABLE_TRF_FOR_NS``: Numeric value to enable trace filter control registers |
Manish V Badarkhe | 51a9711 | 2021-07-08 09:33:18 +0100 | [diff] [blame] | 1182 | access from NS ELs, NS-EL2 or NS-EL1 (when NS-EL2 is implemented but unused), |
Jayanth Dodderi Chidanand | 38b461a | 2022-02-28 23:41:41 +0000 | [diff] [blame] | 1183 | if FEAT_TRF is implemented. This flag can take the values 0 to 2, to align |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 1184 | with the ``ENABLE_FEAT`` mechanism. This flag is disabled by default. |
Manish V Badarkhe | 51a9711 | 2021-07-08 09:33:18 +0100 | [diff] [blame] | 1185 | |
Okash Khawaja | 037b56e | 2022-11-04 12:38:01 +0000 | [diff] [blame] | 1186 | - ``CONDITIONAL_CMO``: Boolean option to enable call to platform-defined routine |
| 1187 | ``plat_can_cmo`` which will return zero if cache management operations should |
| 1188 | be skipped and non-zero otherwise. By default, this option is disabled which |
| 1189 | means platform hook won't be checked and CMOs will always be performed when |
| 1190 | related functions are called. |
| 1191 | |
Sona Mathew | 6315c58 | 2023-03-15 09:40:36 -0500 | [diff] [blame] | 1192 | - ``ERRATA_ABI_SUPPORT``: Boolean option to enable support for Errata management |
| 1193 | firmware interface for the BL31 image. By default its disabled (``0``). |
| 1194 | |
| 1195 | - ``ERRATA_NON_ARM_INTERCONNECT``: Boolean option to enable support for the |
| 1196 | errata mitigation for platforms with a non-arm interconnect using the errata |
| 1197 | ABI. By default its disabled (``0``). |
| 1198 | |
Sandrine Bailleux | f57e203 | 2023-10-11 08:38:00 +0200 | [diff] [blame] | 1199 | - ``ENABLE_CONSOLE_GETC``: Boolean option to enable `getc()` feature in console |
| 1200 | driver(s). By default it is disabled (``0``) because it constitutes an attack |
| 1201 | vector into TF-A by potentially allowing an attacker to inject arbitrary data. |
| 1202 | This option should only be enabled on a need basis if there is a use case for |
| 1203 | reading characters from the console. |
| 1204 | |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 1205 | GICv3 driver options |
| 1206 | -------------------- |
| 1207 | |
| 1208 | GICv3 driver files are included using directive: |
| 1209 | |
| 1210 | ``include drivers/arm/gic/v3/gicv3.mk`` |
| 1211 | |
| 1212 | The driver can be configured with the following options set in the platform |
| 1213 | makefile: |
| 1214 | |
Andre Przywara | e1cc130 | 2020-03-25 15:50:38 +0000 | [diff] [blame] | 1215 | - ``GICV3_SUPPORT_GIC600``: Add support for the GIC-600 variants of GICv3. |
| 1216 | Enabling this option will add runtime detection support for the |
| 1217 | GIC-600, so is safe to select even for a GIC500 implementation. |
| 1218 | This option defaults to 0. |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 1219 | |
Varun Wadekar | eea6dc1 | 2021-05-04 16:14:09 -0700 | [diff] [blame] | 1220 | - ``GICV3_SUPPORT_GIC600AE_FMU``: Add support for the Fault Management Unit |
| 1221 | for GIC-600 AE. Enabling this option will introduce support to initialize |
| 1222 | the FMU. Platforms should call the init function during boot to enable the |
| 1223 | FMU and its safety mechanisms. This option defaults to 0. |
| 1224 | |
Alexei Fedorov | 84f1b5d | 2020-03-23 18:45:17 +0000 | [diff] [blame] | 1225 | - ``GICV3_IMPL_GIC600_MULTICHIP``: Selects GIC-600 variant with multichip |
| 1226 | functionality. This option defaults to 0 |
| 1227 | |
| 1228 | - ``GICV3_OVERRIDE_DISTIF_PWR_OPS``: Allows override of default implementation |
| 1229 | of ``arm_gicv3_distif_pre_save`` and ``arm_gicv3_distif_post_restore`` |
| 1230 | functions. This is required for FVP platform which need to simulate GIC save |
| 1231 | and restore during SYSTEM_SUSPEND without powering down GIC. Default is 0. |
| 1232 | |
Alexei Fedorov | 1970593 | 2020-04-06 19:00:35 +0100 | [diff] [blame] | 1233 | - ``GIC_ENABLE_V4_EXTN`` : Enables GICv4 related changes in GICv3 driver. |
| 1234 | This option defaults to 0. |
| 1235 | |
Alexei Fedorov | a6e6ae0 | 2020-04-06 16:27:54 +0100 | [diff] [blame] | 1236 | - ``GIC_EXT_INTID``: When set to ``1``, GICv3 driver will support extended |
| 1237 | PPI (1056-1119) and SPI (4096-5119) range. This option defaults to 0. |
| 1238 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 1239 | Debugging options |
| 1240 | ----------------- |
| 1241 | |
| 1242 | To compile a debug version and make the build more verbose use |
| 1243 | |
| 1244 | .. code:: shell |
| 1245 | |
| 1246 | make PLAT=<platform> DEBUG=1 V=1 all |
| 1247 | |
Daniel Boulby | df83a83 | 2022-05-03 16:46:16 +0100 | [diff] [blame] | 1248 | AArch64 GCC 11 uses DWARF version 5 debugging symbols by default. Some tools |
| 1249 | (for example Arm-DS) might not support this and may need an older version of |
| 1250 | DWARF symbols to be emitted by GCC. This can be achieved by using the |
| 1251 | ``-gdwarf-<version>`` flag, with the version being set to 2, 3, 4 or 5. Setting |
| 1252 | the version to 4 is recommended for Arm-DS. |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 1253 | |
| 1254 | When debugging logic problems it might also be useful to disable all compiler |
| 1255 | optimizations by using ``-O0``. |
| 1256 | |
| 1257 | .. warning:: |
| 1258 | Using ``-O0`` could cause output images to be larger and base addresses |
| 1259 | might need to be recalculated (see the **Memory layout on Arm development |
| 1260 | platforms** section in the :ref:`Firmware Design`). |
| 1261 | |
| 1262 | Extra debug options can be passed to the build system by setting ``CFLAGS`` or |
| 1263 | ``LDFLAGS``: |
| 1264 | |
| 1265 | .. code:: shell |
| 1266 | |
| 1267 | CFLAGS='-O0 -gdwarf-2' \ |
| 1268 | make PLAT=<platform> DEBUG=1 V=1 all |
| 1269 | |
| 1270 | Note that using ``-Wl,`` style compilation driver options in ``CFLAGS`` will be |
| 1271 | ignored as the linker is called directly. |
| 1272 | |
| 1273 | It is also possible to introduce an infinite loop to help in debugging the |
| 1274 | post-BL2 phase of TF-A. This can be done by rebuilding BL1 with the |
| 1275 | ``SPIN_ON_BL1_EXIT=1`` build flag. Refer to the :ref:`build_options_common` |
| 1276 | section. In this case, the developer may take control of the target using a |
Daniel Boulby | df83a83 | 2022-05-03 16:46:16 +0100 | [diff] [blame] | 1277 | debugger when indicated by the console output. When using Arm-DS, the following |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 1278 | commands can be used: |
| 1279 | |
| 1280 | :: |
| 1281 | |
| 1282 | # Stop target execution |
| 1283 | interrupt |
| 1284 | |
| 1285 | # |
| 1286 | # Prepare your debugging environment, e.g. set breakpoints |
| 1287 | # |
| 1288 | |
| 1289 | # Jump over the debug loop |
| 1290 | set var $AARCH64::$Core::$PC = $AARCH64::$Core::$PC + 4 |
| 1291 | |
| 1292 | # Resume execution |
| 1293 | continue |
| 1294 | |
Olivier Deprez | b6cd670 | 2023-11-03 11:49:47 +0100 | [diff] [blame] | 1295 | .. _build_options_experimental: |
| 1296 | |
| 1297 | Experimental build options |
| 1298 | --------------------------- |
| 1299 | |
| 1300 | Common build options |
| 1301 | ~~~~~~~~~~~~~~~~~~~~ |
| 1302 | |
Manish V Badarkhe | 9e3deb2 | 2024-05-22 14:06:00 +0100 | [diff] [blame] | 1303 | - ``DICE_PROTECTION_ENVIRONMENT``: Boolean flag to specify the measured boot |
| 1304 | backend when ``MEASURED_BOOT`` is enabled. The default value is ``0``. When |
| 1305 | set to ``1`` then measurements and additional metadata collected during the |
| 1306 | measured boot process are sent to the DICE Protection Environment for storage |
| 1307 | and processing. A certificate chain, which represents the boot state of the |
| 1308 | device, can be queried from the DPE. |
| 1309 | |
Olivier Deprez | b6cd670 | 2023-11-03 11:49:47 +0100 | [diff] [blame] | 1310 | - ``DRTM_SUPPORT``: Boolean flag to enable support for Dynamic Root of Trust |
| 1311 | for Measurement (DRTM). This feature has trust dependency on BL31 for taking |
| 1312 | the measurements and recording them as per `PSA DRTM specification`_. For |
| 1313 | platforms which use BL2 to load/authenticate BL31 ``TRUSTED_BOARD_BOOT`` can |
| 1314 | be used and for the platforms which use ``RESET_TO_BL31`` platform owners |
| 1315 | should have mechanism to authenticate BL31. This option defaults to 0. |
| 1316 | |
| 1317 | - ``ENABLE_RME``: Numeric value to enable support for the ARMv9 Realm |
| 1318 | Management Extension. This flag can take the values 0 to 2, to align with |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 1319 | the ``ENABLE_FEAT`` mechanism. Default value is 0. |
Olivier Deprez | b6cd670 | 2023-11-03 11:49:47 +0100 | [diff] [blame] | 1320 | |
| 1321 | - ``ENABLE_SME_FOR_NS``: Numeric value to enable Scalable Matrix Extension |
| 1322 | (SME), SVE, and FPU/SIMD for the non-secure world only. These features share |
| 1323 | registers so are enabled together. Using this option without |
| 1324 | ENABLE_SME_FOR_SWD=1 will cause SME, SVE, and FPU/SIMD instructions in secure |
| 1325 | world to trap to EL3. Requires ``ENABLE_SVE_FOR_NS`` to be set as SME is a |
| 1326 | superset of SVE. SME is an optional architectural feature for AArch64. |
| 1327 | At this time, this build option cannot be used on systems that have |
| 1328 | SPD=spmd/SPM_MM and atempting to build with this option will fail. |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 1329 | This flag can take the values 0 to 2, to align with the ``ENABLE_FEAT`` |
Olivier Deprez | b6cd670 | 2023-11-03 11:49:47 +0100 | [diff] [blame] | 1330 | mechanism. Default is 0. |
| 1331 | |
| 1332 | - ``ENABLE_SME2_FOR_NS``: Numeric value to enable Scalable Matrix Extension |
| 1333 | version 2 (SME2) for the non-secure world only. SME2 is an optional |
| 1334 | architectural feature for AArch64. |
| 1335 | This should be set along with ENABLE_SME_FOR_NS=1, if not, the default SME |
| 1336 | accesses will still be trapped. This flag can take the values 0 to 2, to |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 1337 | align with the ``ENABLE_FEAT`` mechanism. Default is 0. |
Olivier Deprez | b6cd670 | 2023-11-03 11:49:47 +0100 | [diff] [blame] | 1338 | |
| 1339 | - ``ENABLE_SME_FOR_SWD``: Boolean option to enable the Scalable Matrix |
| 1340 | Extension for secure world. Used along with SVE and FPU/SIMD. |
| 1341 | ENABLE_SME_FOR_NS and ENABLE_SVE_FOR_SWD must also be set to use this. |
| 1342 | Default is 0. |
| 1343 | |
| 1344 | - ``ENABLE_SPMD_LP`` : This boolean option is used jointly with the SPM |
| 1345 | Dispatcher option (``SPD=spmd``). When enabled (1) it indicates support |
| 1346 | for logical partitions in EL3, managed by the SPMD as defined in the |
| 1347 | FF-A v1.2 specification. This flag is disabled by default. This flag |
| 1348 | must not be used if ``SPMC_AT_EL3`` is enabled. |
| 1349 | |
| 1350 | - ``FEATURE_DETECTION``: Boolean option to enable the architectural features |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 1351 | verification mechanism. This is a debug feature that compares the |
| 1352 | architectural features enabled through the feature specific build flags |
| 1353 | (ENABLE_FEAT_xxx) with the features actually available on the CPU running, |
| 1354 | and reports any discrepancies. |
| 1355 | This flag will also enable errata ordering checking for ``DEBUG`` builds. |
Olivier Deprez | b6cd670 | 2023-11-03 11:49:47 +0100 | [diff] [blame] | 1356 | |
Andre Przywara | 9563c50 | 2023-11-23 16:40:13 +0000 | [diff] [blame] | 1357 | It is expected that this feature is only used for flexible platforms like |
| 1358 | software emulators, or for hardware platforms at bringup time, to verify |
| 1359 | that the configured feature set matches the CPU. |
| 1360 | The ``FEATURE_DETECTION`` macro is disabled by default. |
Olivier Deprez | b6cd670 | 2023-11-03 11:49:47 +0100 | [diff] [blame] | 1361 | |
| 1362 | - ``PSA_CRYPTO``: Boolean option for enabling MbedTLS PSA crypto APIs support. |
| 1363 | The platform will use PSA compliant Crypto APIs during authentication and |
| 1364 | image measurement process by enabling this option. It uses APIs defined as |
| 1365 | per the `PSA Crypto API specification`_. This feature is only supported if |
| 1366 | using MbedTLS 3.x version. It is disabled (``0``) by default. |
| 1367 | |
| 1368 | - ``TRANSFER_LIST``: Setting this to ``1`` enables support for Firmware |
| 1369 | Handoff using Transfer List defined in `Firmware Handoff specification`_. |
| 1370 | This defaults to ``0``. Current implementation follows the Firmware Handoff |
| 1371 | specification v0.9. |
| 1372 | |
| 1373 | - ``USE_DEBUGFS``: When set to 1 this option exposes a virtual filesystem |
| 1374 | interface through BL31 as a SiP SMC function. |
| 1375 | Default is disabled (0). |
| 1376 | |
Manish V Badarkhe | 5c101ae | 2021-03-16 11:14:19 +0000 | [diff] [blame] | 1377 | Firmware update options |
Olivier Deprez | b6cd670 | 2023-11-03 11:49:47 +0100 | [diff] [blame] | 1378 | ~~~~~~~~~~~~~~~~~~~~~~~ |
| 1379 | |
| 1380 | - ``PSA_FWU_SUPPORT``: Enable the firmware update mechanism as per the |
| 1381 | `PSA FW update specification`_. The default value is 0. |
| 1382 | PSA firmware update implementation has few limitations, such as: |
| 1383 | |
| 1384 | - BL2 is not part of the protocol-updatable images. If BL2 needs to |
| 1385 | be updated, then it should be done through another platform-defined |
| 1386 | mechanism. |
| 1387 | |
| 1388 | - It assumes the platform's hardware supports CRC32 instructions. |
Manish V Badarkhe | 5c101ae | 2021-03-16 11:14:19 +0000 | [diff] [blame] | 1389 | |
| 1390 | - ``NR_OF_FW_BANKS``: Define the number of firmware banks. This flag is used |
| 1391 | in defining the firmware update metadata structure. This flag is by default |
| 1392 | set to '2'. |
| 1393 | |
| 1394 | - ``NR_OF_IMAGES_IN_FW_BANK``: Define the number of firmware images in each |
| 1395 | firmware bank. Each firmware bank must have the same number of images as per |
| 1396 | the `PSA FW update specification`_. |
| 1397 | This flag is used in defining the firmware update metadata structure. This |
| 1398 | flag is by default set to '1'. |
| 1399 | |
Sughosh Ganu | 401970b | 2024-02-01 12:42:40 +0530 | [diff] [blame] | 1400 | - ``PSA_FWU_METADATA_FW_STORE_DESC``: To be enabled when the FWU |
| 1401 | metadata contains image description. The default value is 1. |
| 1402 | |
| 1403 | The version 2 of the FWU metadata allows for an opaque metadata |
| 1404 | structure where a platform can choose to not include the firmware |
| 1405 | store description in the metadata structure. This option indicates |
| 1406 | if the firmware store description, which provides information on |
| 1407 | the updatable images is part of the structure. |
| 1408 | |
Paul Beesley | d2fcc4e | 2019-05-29 13:59:40 +0100 | [diff] [blame] | 1409 | -------------- |
| 1410 | |
Govindraj Raja | 24d3a4e | 2023-12-21 13:57:49 -0600 | [diff] [blame] | 1411 | *Copyright (c) 2019-2024, Arm Limited. All rights reserved.* |
Jeremy Linton | 684a079 | 2021-01-26 22:42:03 -0600 | [diff] [blame] | 1412 | |
| 1413 | .. _DEN0115: https://developer.arm.com/docs/den0115/latest |
Sughosh Ganu | f01e1e7 | 2024-02-01 12:25:09 +0530 | [diff] [blame] | 1414 | .. _PSA FW update specification: https://developer.arm.com/documentation/den0118/latest/ |
Manish V Badarkhe | 8564f77 | 2022-02-14 18:31:16 +0000 | [diff] [blame] | 1415 | .. _PSA DRTM specification: https://developer.arm.com/documentation/den0113/a |
Boyan Karatotev | e9e7e8a | 2022-12-07 10:26:48 +0000 | [diff] [blame] | 1416 | .. _GCC: https://gcc.gnu.org/onlinedocs/gcc/Warning-Options.html |
| 1417 | .. _Clang: https://clang.llvm.org/docs/DiagnosticsReference.html |
Raymond Mao | 9898339 | 2023-07-25 07:53:35 -0700 | [diff] [blame] | 1418 | .. _Firmware Handoff specification: https://github.com/FirmwareHandoff/firmware_handoff/releases/tag/v0.9 |
Manish V Badarkhe | 78e14f8 | 2023-09-06 09:08:28 +0100 | [diff] [blame] | 1419 | .. _PSA Crypto API specification: https://armmbed.github.io/mbed-crypto/html/ |