blob: 64fa8a9ea4dbc41ec96f09c9277fe0e7e44e5950 [file] [log] [blame]
Achin Gupta9ac63c52014-01-16 12:08:03 +00001/*
Antonio Nino Diaz13adfb12019-01-30 20:41:31 +00002 * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved.
Achin Gupta9ac63c52014-01-16 12:08:03 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta9ac63c52014-01-16 12:08:03 +00005 */
6
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00007#ifndef CONTEXT_H
8#define CONTEXT_H
Achin Gupta9ac63c52014-01-16 12:08:03 +00009
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000010#include <lib/utils_def.h>
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +000011
Achin Gupta9ac63c52014-01-16 12:08:03 +000012/*******************************************************************************
Achin Gupta07f4e072014-02-02 12:02:23 +000013 * Constants that allow assembler code to access members of and the 'gp_regs'
14 * structure at their correct offsets.
15 ******************************************************************************/
Varun Wadekarc6a11f62017-05-25 18:04:48 -070016#define CTX_GPREGS_OFFSET U(0x0)
17#define CTX_GPREG_X0 U(0x0)
18#define CTX_GPREG_X1 U(0x8)
19#define CTX_GPREG_X2 U(0x10)
20#define CTX_GPREG_X3 U(0x18)
21#define CTX_GPREG_X4 U(0x20)
22#define CTX_GPREG_X5 U(0x28)
23#define CTX_GPREG_X6 U(0x30)
24#define CTX_GPREG_X7 U(0x38)
25#define CTX_GPREG_X8 U(0x40)
26#define CTX_GPREG_X9 U(0x48)
27#define CTX_GPREG_X10 U(0x50)
28#define CTX_GPREG_X11 U(0x58)
29#define CTX_GPREG_X12 U(0x60)
30#define CTX_GPREG_X13 U(0x68)
31#define CTX_GPREG_X14 U(0x70)
32#define CTX_GPREG_X15 U(0x78)
33#define CTX_GPREG_X16 U(0x80)
34#define CTX_GPREG_X17 U(0x88)
35#define CTX_GPREG_X18 U(0x90)
36#define CTX_GPREG_X19 U(0x98)
37#define CTX_GPREG_X20 U(0xa0)
38#define CTX_GPREG_X21 U(0xa8)
39#define CTX_GPREG_X22 U(0xb0)
40#define CTX_GPREG_X23 U(0xb8)
41#define CTX_GPREG_X24 U(0xc0)
42#define CTX_GPREG_X25 U(0xc8)
43#define CTX_GPREG_X26 U(0xd0)
44#define CTX_GPREG_X27 U(0xd8)
45#define CTX_GPREG_X28 U(0xe0)
46#define CTX_GPREG_X29 U(0xe8)
47#define CTX_GPREG_LR U(0xf0)
48#define CTX_GPREG_SP_EL0 U(0xf8)
49#define CTX_GPREGS_END U(0x100)
Achin Gupta07f4e072014-02-02 12:02:23 +000050
51/*******************************************************************************
Achin Gupta9ac63c52014-01-16 12:08:03 +000052 * Constants that allow assembler code to access members of and the 'el3_state'
53 * structure at their correct offsets. Note that some of the registers are only
54 * 32-bits wide but are stored as 64-bit values for convenience
55 ******************************************************************************/
Dimitris Papastamosb63c6f12018-01-11 15:29:36 +000056#define CTX_EL3STATE_OFFSET (CTX_GPREGS_OFFSET + CTX_GPREGS_END)
Varun Wadekarc6a11f62017-05-25 18:04:48 -070057#define CTX_SCR_EL3 U(0x0)
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +000058#define CTX_ESR_EL3 U(0x8)
59#define CTX_RUNTIME_SP U(0x10)
60#define CTX_SPSR_EL3 U(0x18)
61#define CTX_ELR_EL3 U(0x20)
Alexei Fedorov503bbf32019-08-13 15:17:53 +010062#define CTX_PMCR_EL0 U(0x28)
Jeenu Viswambharan96c7df02017-11-30 12:54:15 +000063#define CTX_EL3STATE_END U(0x30)
Achin Gupta9ac63c52014-01-16 12:08:03 +000064
65/*******************************************************************************
66 * Constants that allow assembler code to access members of and the
67 * 'el1_sys_regs' structure at their correct offsets. Note that some of the
68 * registers are only 32-bits wide but are stored as 64-bit values for
69 * convenience
70 ******************************************************************************/
71#define CTX_SYSREGS_OFFSET (CTX_EL3STATE_OFFSET + CTX_EL3STATE_END)
Varun Wadekarc6a11f62017-05-25 18:04:48 -070072#define CTX_SPSR_EL1 U(0x0)
73#define CTX_ELR_EL1 U(0x8)
74#define CTX_SCTLR_EL1 U(0x10)
75#define CTX_ACTLR_EL1 U(0x18)
76#define CTX_CPACR_EL1 U(0x20)
77#define CTX_CSSELR_EL1 U(0x28)
78#define CTX_SP_EL1 U(0x30)
79#define CTX_ESR_EL1 U(0x38)
80#define CTX_TTBR0_EL1 U(0x40)
81#define CTX_TTBR1_EL1 U(0x48)
82#define CTX_MAIR_EL1 U(0x50)
83#define CTX_AMAIR_EL1 U(0x58)
84#define CTX_TCR_EL1 U(0x60)
85#define CTX_TPIDR_EL1 U(0x68)
86#define CTX_TPIDR_EL0 U(0x70)
87#define CTX_TPIDRRO_EL0 U(0x78)
88#define CTX_PAR_EL1 U(0x80)
89#define CTX_FAR_EL1 U(0x88)
90#define CTX_AFSR0_EL1 U(0x90)
91#define CTX_AFSR1_EL1 U(0x98)
92#define CTX_CONTEXTIDR_EL1 U(0xa0)
93#define CTX_VBAR_EL1 U(0xa8)
Soby Mathewd75d2ba2016-05-17 14:01:32 +010094
95/*
96 * If the platform is AArch64-only, there is no need to save and restore these
97 * AArch32 registers.
98 */
99#if CTX_INCLUDE_AARCH32_REGS
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100100#define CTX_SPSR_ABT U(0xb0) /* Align to the next 16 byte boundary */
101#define CTX_SPSR_UND U(0xb8)
102#define CTX_SPSR_IRQ U(0xc0)
103#define CTX_SPSR_FIQ U(0xc8)
104#define CTX_DACR32_EL2 U(0xd0)
105#define CTX_IFSR32_EL2 U(0xd8)
106#define CTX_AARCH32_END U(0xe0) /* Align to the next 16 byte boundary */
Soby Mathewd75d2ba2016-05-17 14:01:32 +0100107#else
Alexei Fedorov503bbf32019-08-13 15:17:53 +0100108#define CTX_AARCH32_END U(0xb0) /* Align to the next 16 byte boundary */
Antonio Nino Diaz13adfb12019-01-30 20:41:31 +0000109#endif /* CTX_INCLUDE_AARCH32_REGS */
Soby Mathewd75d2ba2016-05-17 14:01:32 +0100110
Jeenu Viswambharand1b60152014-05-12 15:28:47 +0100111/*
112 * If the timer registers aren't saved and restored, we don't have to reserve
113 * space for them in the context
114 */
115#if NS_TIMER_SWITCH
Antonio Nino Diaz13adfb12019-01-30 20:41:31 +0000116#define CTX_CNTP_CTL_EL0 (CTX_AARCH32_END + U(0x0))
117#define CTX_CNTP_CVAL_EL0 (CTX_AARCH32_END + U(0x8))
118#define CTX_CNTV_CTL_EL0 (CTX_AARCH32_END + U(0x10))
119#define CTX_CNTV_CVAL_EL0 (CTX_AARCH32_END + U(0x18))
120#define CTX_CNTKCTL_EL1 (CTX_AARCH32_END + U(0x20))
121#define CTX_TIMER_SYSREGS_END (CTX_AARCH32_END + U(0x30)) /* Align to the next 16 byte boundary */
Jeenu Viswambharand1b60152014-05-12 15:28:47 +0100122#else
Antonio Nino Diaz13adfb12019-01-30 20:41:31 +0000123#define CTX_TIMER_SYSREGS_END CTX_AARCH32_END
124#endif /* NS_TIMER_SWITCH */
125
126/*
127 * End of system registers.
128 */
129#define CTX_SYSREGS_END CTX_TIMER_SYSREGS_END
Achin Gupta9ac63c52014-01-16 12:08:03 +0000130
131/*******************************************************************************
132 * Constants that allow assembler code to access members of and the 'fp_regs'
133 * structure at their correct offsets.
134 ******************************************************************************/
135#define CTX_FPREGS_OFFSET (CTX_SYSREGS_OFFSET + CTX_SYSREGS_END)
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +0100136#if CTX_INCLUDE_FPREGS
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700137#define CTX_FP_Q0 U(0x0)
138#define CTX_FP_Q1 U(0x10)
139#define CTX_FP_Q2 U(0x20)
140#define CTX_FP_Q3 U(0x30)
141#define CTX_FP_Q4 U(0x40)
142#define CTX_FP_Q5 U(0x50)
143#define CTX_FP_Q6 U(0x60)
144#define CTX_FP_Q7 U(0x70)
145#define CTX_FP_Q8 U(0x80)
146#define CTX_FP_Q9 U(0x90)
147#define CTX_FP_Q10 U(0xa0)
148#define CTX_FP_Q11 U(0xb0)
149#define CTX_FP_Q12 U(0xc0)
150#define CTX_FP_Q13 U(0xd0)
151#define CTX_FP_Q14 U(0xe0)
152#define CTX_FP_Q15 U(0xf0)
153#define CTX_FP_Q16 U(0x100)
154#define CTX_FP_Q17 U(0x110)
155#define CTX_FP_Q18 U(0x120)
156#define CTX_FP_Q19 U(0x130)
157#define CTX_FP_Q20 U(0x140)
158#define CTX_FP_Q21 U(0x150)
159#define CTX_FP_Q22 U(0x160)
160#define CTX_FP_Q23 U(0x170)
161#define CTX_FP_Q24 U(0x180)
162#define CTX_FP_Q25 U(0x190)
163#define CTX_FP_Q26 U(0x1a0)
164#define CTX_FP_Q27 U(0x1b0)
165#define CTX_FP_Q28 U(0x1c0)
166#define CTX_FP_Q29 U(0x1d0)
167#define CTX_FP_Q30 U(0x1e0)
168#define CTX_FP_Q31 U(0x1f0)
169#define CTX_FP_FPSR U(0x200)
170#define CTX_FP_FPCR U(0x208)
David Cunadod1a1fd42017-10-20 11:30:57 +0100171#if CTX_INCLUDE_AARCH32_REGS
172#define CTX_FP_FPEXC32_EL2 U(0x210)
173#define CTX_FPREGS_END U(0x220) /* Align to the next 16 byte boundary */
174#else
175#define CTX_FPREGS_END U(0x210) /* Align to the next 16 byte boundary */
176#endif
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +0100177#else
178#define CTX_FPREGS_END U(0)
Juan Castillo258e94f2014-06-25 17:26:36 +0100179#endif
Achin Gupta9ac63c52014-01-16 12:08:03 +0000180
Antonio Nino Diaz13adfb12019-01-30 20:41:31 +0000181/*******************************************************************************
182 * Registers related to CVE-2018-3639
183 ******************************************************************************/
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +0100184#define CTX_CVE_2018_3639_OFFSET (CTX_FPREGS_OFFSET + CTX_FPREGS_END)
185#define CTX_CVE_2018_3639_DISABLE U(0)
186#define CTX_CVE_2018_3639_END U(0x10) /* Align to the next 16 byte boundary */
187
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000188/*******************************************************************************
189 * Registers related to ARMv8.3-PAuth.
190 ******************************************************************************/
191#define CTX_PAUTH_REGS_OFFSET (CTX_CVE_2018_3639_OFFSET + CTX_CVE_2018_3639_END)
192#if CTX_INCLUDE_PAUTH_REGS
193#define CTX_PACIAKEY_LO U(0x0)
194#define CTX_PACIAKEY_HI U(0x8)
195#define CTX_PACIBKEY_LO U(0x10)
196#define CTX_PACIBKEY_HI U(0x18)
197#define CTX_PACDAKEY_LO U(0x20)
198#define CTX_PACDAKEY_HI U(0x28)
199#define CTX_PACDBKEY_LO U(0x30)
200#define CTX_PACDBKEY_HI U(0x38)
201#define CTX_PACGAKEY_LO U(0x40)
202#define CTX_PACGAKEY_HI U(0x48)
203#define CTX_PACGAKEY_END U(0x50)
204#define CTX_PAUTH_REGS_END U(0x60) /* Align to the next 16 byte boundary */
205#else
206#define CTX_PAUTH_REGS_END U(0)
207#endif /* CTX_INCLUDE_PAUTH_REGS */
208
Julius Werner53456fc2019-07-09 13:49:11 -0700209#ifndef __ASSEMBLER__
Achin Gupta9ac63c52014-01-16 12:08:03 +0000210
Dan Handley2bd4ef22014-04-09 13:14:54 +0100211#include <stdint.h>
212
Antonio Nino Diaze0f90632018-12-14 00:18:21 +0000213#include <lib/cassert.h>
214
Achin Gupta9ac63c52014-01-16 12:08:03 +0000215/*
216 * Common constants to help define the 'cpu_context' structure and its
217 * members below.
218 */
Varun Wadekarc6a11f62017-05-25 18:04:48 -0700219#define DWORD_SHIFT U(3)
Achin Gupta9ac63c52014-01-16 12:08:03 +0000220#define DEFINE_REG_STRUCT(name, num_regs) \
Dan Handleye2712bc2014-04-10 15:37:22 +0100221 typedef struct name { \
Achin Gupta9ac63c52014-01-16 12:08:03 +0000222 uint64_t _regs[num_regs]; \
Dan Handleye2712bc2014-04-10 15:37:22 +0100223 } __aligned(16) name##_t
Achin Gupta9ac63c52014-01-16 12:08:03 +0000224
225/* Constants to determine the size of individual context structures */
Achin Gupta07f4e072014-02-02 12:02:23 +0000226#define CTX_GPREG_ALL (CTX_GPREGS_END >> DWORD_SHIFT)
Achin Gupta9ac63c52014-01-16 12:08:03 +0000227#define CTX_SYSREG_ALL (CTX_SYSREGS_END >> DWORD_SHIFT)
Juan Castillo258e94f2014-06-25 17:26:36 +0100228#if CTX_INCLUDE_FPREGS
Antonio Nino Diaz13adfb12019-01-30 20:41:31 +0000229# define CTX_FPREG_ALL (CTX_FPREGS_END >> DWORD_SHIFT)
Juan Castillo258e94f2014-06-25 17:26:36 +0100230#endif
Achin Gupta9ac63c52014-01-16 12:08:03 +0000231#define CTX_EL3STATE_ALL (CTX_EL3STATE_END >> DWORD_SHIFT)
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +0100232#define CTX_CVE_2018_3639_ALL (CTX_CVE_2018_3639_END >> DWORD_SHIFT)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000233#if CTX_INCLUDE_PAUTH_REGS
234# define CTX_PAUTH_REGS_ALL (CTX_PAUTH_REGS_END >> DWORD_SHIFT)
235#endif
Achin Gupta9ac63c52014-01-16 12:08:03 +0000236
237/*
Soby Mathew6c5192a2014-04-30 15:36:37 +0100238 * AArch64 general purpose register context structure. Usually x0-x18,
239 * lr are saved as the compiler is expected to preserve the remaining
Achin Gupta07f4e072014-02-02 12:02:23 +0000240 * callee saved registers if used by the C runtime and the assembler
Soby Mathew6c5192a2014-04-30 15:36:37 +0100241 * does not touch the remaining. But in case of world switch during
242 * exception handling, we need to save the callee registers too.
Achin Gupta07f4e072014-02-02 12:02:23 +0000243 */
Jeenu Viswambharancaa84932014-02-06 10:36:15 +0000244DEFINE_REG_STRUCT(gp_regs, CTX_GPREG_ALL);
Achin Gupta07f4e072014-02-02 12:02:23 +0000245
246/*
Achin Gupta9ac63c52014-01-16 12:08:03 +0000247 * AArch64 EL1 system register context structure for preserving the
248 * architectural state during switches from one security state to
249 * another in EL1.
250 */
251DEFINE_REG_STRUCT(el1_sys_regs, CTX_SYSREG_ALL);
252
253/*
254 * AArch64 floating point register context structure for preserving
255 * the floating point state during switches from one security state to
256 * another.
257 */
Juan Castillo258e94f2014-06-25 17:26:36 +0100258#if CTX_INCLUDE_FPREGS
Achin Gupta9ac63c52014-01-16 12:08:03 +0000259DEFINE_REG_STRUCT(fp_regs, CTX_FPREG_ALL);
Juan Castillo258e94f2014-06-25 17:26:36 +0100260#endif
Achin Gupta9ac63c52014-01-16 12:08:03 +0000261
262/*
263 * Miscellaneous registers used by EL3 firmware to maintain its state
264 * across exception entries and exits
265 */
266DEFINE_REG_STRUCT(el3_state, CTX_EL3STATE_ALL);
267
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +0100268/* Function pointer used by CVE-2018-3639 dynamic mitigation */
269DEFINE_REG_STRUCT(cve_2018_3639, CTX_CVE_2018_3639_ALL);
270
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000271/* Registers associated to ARMv8.3-PAuth */
272#if CTX_INCLUDE_PAUTH_REGS
273DEFINE_REG_STRUCT(pauth, CTX_PAUTH_REGS_ALL);
274#endif
275
Achin Gupta9ac63c52014-01-16 12:08:03 +0000276/*
277 * Macros to access members of any of the above structures using their
278 * offsets
279 */
Jeenu Viswambharan32ceef52018-08-02 10:14:12 +0100280#define read_ctx_reg(ctx, offset) ((ctx)->_regs[(offset) >> DWORD_SHIFT])
281#define write_ctx_reg(ctx, offset, val) (((ctx)->_regs[(offset) >> DWORD_SHIFT]) \
282 = (uint64_t) (val))
Achin Gupta9ac63c52014-01-16 12:08:03 +0000283
284/*
285 * Top-level context structure which is used by EL3 firmware to
286 * preserve the state of a core at EL1 in one of the two security
287 * states and save enough EL3 meta data to be able to return to that
288 * EL and security state. The context management library will be used
289 * to ensure that SP_EL3 always points to an instance of this
290 * structure at exception entry and exit. Each instance will
291 * correspond to either the secure or the non-secure state.
292 */
Dan Handleye2712bc2014-04-10 15:37:22 +0100293typedef struct cpu_context {
294 gp_regs_t gpregs_ctx;
295 el3_state_t el3state_ctx;
296 el1_sys_regs_t sysregs_ctx;
Juan Castillo258e94f2014-06-25 17:26:36 +0100297#if CTX_INCLUDE_FPREGS
Dan Handleye2712bc2014-04-10 15:37:22 +0100298 fp_regs_t fpregs_ctx;
Juan Castillo258e94f2014-06-25 17:26:36 +0100299#endif
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +0100300 cve_2018_3639_t cve_2018_3639_ctx;
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000301#if CTX_INCLUDE_PAUTH_REGS
302 pauth_t pauth_ctx;
303#endif
Dan Handleye2712bc2014-04-10 15:37:22 +0100304} cpu_context_t;
Achin Gupta9ac63c52014-01-16 12:08:03 +0000305
Dan Handleye2712bc2014-04-10 15:37:22 +0100306/* Macros to access members of the 'cpu_context_t' structure */
307#define get_el3state_ctx(h) (&((cpu_context_t *) h)->el3state_ctx)
Juan Castillo258e94f2014-06-25 17:26:36 +0100308#if CTX_INCLUDE_FPREGS
Antonio Nino Diaz13adfb12019-01-30 20:41:31 +0000309# define get_fpregs_ctx(h) (&((cpu_context_t *) h)->fpregs_ctx)
Juan Castillo258e94f2014-06-25 17:26:36 +0100310#endif
Dan Handleye2712bc2014-04-10 15:37:22 +0100311#define get_sysregs_ctx(h) (&((cpu_context_t *) h)->sysregs_ctx)
312#define get_gpregs_ctx(h) (&((cpu_context_t *) h)->gpregs_ctx)
Dimitris Papastamosbb1fd5b2018-06-07 11:29:15 +0100313#define get_cve_2018_3639_ctx(h) (&((cpu_context_t *) h)->cve_2018_3639_ctx)
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000314#if CTX_INCLUDE_PAUTH_REGS
315# define get_pauth_ctx(h) (&((cpu_context_t *) h)->pauth_ctx)
316#endif
Achin Gupta9ac63c52014-01-16 12:08:03 +0000317
318/*
319 * Compile time assertions related to the 'cpu_context' structure to
320 * ensure that the assembler and the compiler view of the offsets of
321 * the structure members is the same.
322 */
Dan Handleye2712bc2014-04-10 15:37:22 +0100323CASSERT(CTX_GPREGS_OFFSET == __builtin_offsetof(cpu_context_t, gpregs_ctx), \
Achin Gupta07f4e072014-02-02 12:02:23 +0000324 assert_core_context_gp_offset_mismatch);
Dan Handleye2712bc2014-04-10 15:37:22 +0100325CASSERT(CTX_SYSREGS_OFFSET == __builtin_offsetof(cpu_context_t, sysregs_ctx), \
Achin Gupta9ac63c52014-01-16 12:08:03 +0000326 assert_core_context_sys_offset_mismatch);
Juan Castillo258e94f2014-06-25 17:26:36 +0100327#if CTX_INCLUDE_FPREGS
Dan Handleye2712bc2014-04-10 15:37:22 +0100328CASSERT(CTX_FPREGS_OFFSET == __builtin_offsetof(cpu_context_t, fpregs_ctx), \
Achin Gupta9ac63c52014-01-16 12:08:03 +0000329 assert_core_context_fp_offset_mismatch);
Juan Castillo258e94f2014-06-25 17:26:36 +0100330#endif
Dan Handleye2712bc2014-04-10 15:37:22 +0100331CASSERT(CTX_EL3STATE_OFFSET == __builtin_offsetof(cpu_context_t, el3state_ctx), \
Achin Gupta9ac63c52014-01-16 12:08:03 +0000332 assert_core_context_el3state_offset_mismatch);
Dimitris Papastamosba51d9e2018-05-16 11:36:14 +0100333CASSERT(CTX_CVE_2018_3639_OFFSET == __builtin_offsetof(cpu_context_t, cve_2018_3639_ctx), \
334 assert_core_context_cve_2018_3639_offset_mismatch);
Antonio Nino Diaz594811b2019-01-31 11:58:00 +0000335#if CTX_INCLUDE_PAUTH_REGS
336CASSERT(CTX_PAUTH_REGS_OFFSET == __builtin_offsetof(cpu_context_t, pauth_ctx), \
337 assert_core_context_pauth_offset_mismatch);
338#endif
Achin Gupta9ac63c52014-01-16 12:08:03 +0000339
Achin Gupta607084e2014-02-09 18:24:19 +0000340/*
341 * Helper macro to set the general purpose registers that correspond to
342 * parameters in an aapcs_64 call i.e. x0-x7
343 */
344#define set_aapcs_args0(ctx, x0) do { \
345 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X0, x0); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100346 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000347#define set_aapcs_args1(ctx, x0, x1) do { \
348 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X1, x1); \
349 set_aapcs_args0(ctx, x0); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100350 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000351#define set_aapcs_args2(ctx, x0, x1, x2) do { \
352 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X2, x2); \
353 set_aapcs_args1(ctx, x0, x1); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100354 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000355#define set_aapcs_args3(ctx, x0, x1, x2, x3) do { \
356 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X3, x3); \
357 set_aapcs_args2(ctx, x0, x1, x2); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100358 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000359#define set_aapcs_args4(ctx, x0, x1, x2, x3, x4) do { \
360 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X4, x4); \
361 set_aapcs_args3(ctx, x0, x1, x2, x3); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100362 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000363#define set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5) do { \
364 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X5, x5); \
365 set_aapcs_args4(ctx, x0, x1, x2, x3, x4); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100366 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000367#define set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6) do { \
368 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X6, x6); \
369 set_aapcs_args5(ctx, x0, x1, x2, x3, x4, x5); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100370 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000371#define set_aapcs_args7(ctx, x0, x1, x2, x3, x4, x5, x6, x7) do { \
372 write_ctx_reg(get_gpregs_ctx(ctx), CTX_GPREG_X7, x7); \
373 set_aapcs_args6(ctx, x0, x1, x2, x3, x4, x5, x6); \
Soby Mathew24ab34f2016-05-03 17:11:42 +0100374 } while (0)
Achin Gupta607084e2014-02-09 18:24:19 +0000375
Achin Gupta9ac63c52014-01-16 12:08:03 +0000376/*******************************************************************************
377 * Function prototypes
378 ******************************************************************************/
Dan Handleye2712bc2014-04-10 15:37:22 +0100379void el1_sysregs_context_save(el1_sys_regs_t *regs);
380void el1_sysregs_context_restore(el1_sys_regs_t *regs);
Juan Castillo258e94f2014-06-25 17:26:36 +0100381#if CTX_INCLUDE_FPREGS
Dan Handleye2712bc2014-04-10 15:37:22 +0100382void fpregs_context_save(fp_regs_t *regs);
383void fpregs_context_restore(fp_regs_t *regs);
Juan Castillo258e94f2014-06-25 17:26:36 +0100384#endif
Achin Gupta9ac63c52014-01-16 12:08:03 +0000385
Julius Werner53456fc2019-07-09 13:49:11 -0700386#endif /* __ASSEMBLER__ */
Achin Gupta9ac63c52014-01-16 12:08:03 +0000387
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000388#endif /* CONTEXT_H */