Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 1 | /* |
Daniel Boulby | 60786e7 | 2021-10-22 11:37:34 +0100 | [diff] [blame] | 2 | * Copyright (c) 2013-2022, Arm Limited and Contributors. All rights reserved. |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 3 | * |
dp-arm | fa3cf0b | 2017-05-03 09:38:09 +0100 | [diff] [blame] | 4 | * SPDX-License-Identifier: BSD-3-Clause |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 5 | */ |
| 6 | |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 7 | #ifndef ARCH_HELPERS_H |
| 8 | #define ARCH_HELPERS_H |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 9 | |
Antonio Nino Diaz | 8257f5b | 2018-11-22 15:53:17 +0000 | [diff] [blame] | 10 | #include <cdefs.h> |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 11 | #include <stdbool.h> |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 12 | #include <stdint.h> |
Antonio Nino Diaz | 4b32e62 | 2018-08-16 16:52:57 +0100 | [diff] [blame] | 13 | #include <string.h> |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 14 | |
Antonio Nino Diaz | e0f9063 | 2018-12-14 00:18:21 +0000 | [diff] [blame] | 15 | #include <arch.h> |
| 16 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 17 | /********************************************************************** |
| 18 | * Macros which create inline functions to read or write CPU system |
| 19 | * registers |
| 20 | *********************************************************************/ |
| 21 | |
Sandrine Bailleux | 30c231b | 2015-01-07 16:36:11 +0000 | [diff] [blame] | 22 | #define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \ |
Masahiro Yamada | 6292d77 | 2018-02-02 21:19:17 +0900 | [diff] [blame] | 23 | static inline u_register_t read_ ## _name(void) \ |
Sandrine Bailleux | 30c231b | 2015-01-07 16:36:11 +0000 | [diff] [blame] | 24 | { \ |
Masahiro Yamada | 6292d77 | 2018-02-02 21:19:17 +0900 | [diff] [blame] | 25 | u_register_t v; \ |
Sandrine Bailleux | 30c231b | 2015-01-07 16:36:11 +0000 | [diff] [blame] | 26 | __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \ |
| 27 | return v; \ |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 28 | } |
| 29 | |
Andre Przywara | 23b57bb | 2022-11-14 10:39:48 +0000 | [diff] [blame] | 30 | #define _DEFINE_SYSREG_READ_FUNC_NV(_name, _reg_name) \ |
| 31 | static inline u_register_t read_ ## _name(void) \ |
| 32 | { \ |
| 33 | u_register_t v; \ |
| 34 | __asm__ ("mrs %0, " #_reg_name : "=r" (v)); \ |
| 35 | return v; \ |
| 36 | } |
| 37 | |
Sandrine Bailleux | 30c231b | 2015-01-07 16:36:11 +0000 | [diff] [blame] | 38 | #define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \ |
Masahiro Yamada | 6292d77 | 2018-02-02 21:19:17 +0900 | [diff] [blame] | 39 | static inline void write_ ## _name(u_register_t v) \ |
Sandrine Bailleux | 30c231b | 2015-01-07 16:36:11 +0000 | [diff] [blame] | 40 | { \ |
| 41 | __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \ |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 42 | } |
| 43 | |
Roberto Vargas | c51cdb7 | 2017-09-18 09:53:25 +0100 | [diff] [blame] | 44 | #define SYSREG_WRITE_CONST(reg_name, v) \ |
| 45 | __asm__ volatile ("msr " #reg_name ", %0" : : "i" (v)) |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 46 | |
| 47 | /* Define read function for system register */ |
| 48 | #define DEFINE_SYSREG_READ_FUNC(_name) \ |
| 49 | _DEFINE_SYSREG_READ_FUNC(_name, _name) |
| 50 | |
| 51 | /* Define read & write function for system register */ |
| 52 | #define DEFINE_SYSREG_RW_FUNCS(_name) \ |
| 53 | _DEFINE_SYSREG_READ_FUNC(_name, _name) \ |
| 54 | _DEFINE_SYSREG_WRITE_FUNC(_name, _name) |
| 55 | |
| 56 | /* Define read & write function for renamed system register */ |
| 57 | #define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \ |
| 58 | _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \ |
| 59 | _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) |
| 60 | |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 61 | /* Define read function for renamed system register */ |
| 62 | #define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \ |
| 63 | _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) |
| 64 | |
| 65 | /* Define write function for renamed system register */ |
| 66 | #define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \ |
| 67 | _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) |
| 68 | |
Andre Przywara | 23b57bb | 2022-11-14 10:39:48 +0000 | [diff] [blame] | 69 | /* Define read function for ID register (w/o volatile qualifier) */ |
| 70 | #define DEFINE_IDREG_READ_FUNC(_name) \ |
| 71 | _DEFINE_SYSREG_READ_FUNC_NV(_name, _name) |
| 72 | |
| 73 | /* Define read function for renamed ID register (w/o volatile qualifier) */ |
| 74 | #define DEFINE_RENAME_IDREG_READ_FUNC(_name, _reg_name) \ |
| 75 | _DEFINE_SYSREG_READ_FUNC_NV(_name, _reg_name) |
| 76 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 77 | /********************************************************************** |
| 78 | * Macros to create inline functions for system instructions |
| 79 | *********************************************************************/ |
| 80 | |
| 81 | /* Define function for simple system instruction */ |
| 82 | #define DEFINE_SYSOP_FUNC(_op) \ |
Juan Castillo | 2d55240 | 2014-06-13 17:05:10 +0100 | [diff] [blame] | 83 | static inline void _op(void) \ |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 84 | { \ |
| 85 | __asm__ (#_op); \ |
| 86 | } |
| 87 | |
Alexei Fedorov | b8f26e9 | 2020-02-06 17:11:03 +0000 | [diff] [blame] | 88 | /* Define function for system instruction with register parameter */ |
| 89 | #define DEFINE_SYSOP_PARAM_FUNC(_op) \ |
| 90 | static inline void _op(uint64_t v) \ |
| 91 | { \ |
| 92 | __asm__ (#_op " %0" : : "r" (v)); \ |
| 93 | } |
| 94 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 95 | /* Define function for system instruction with type specifier */ |
| 96 | #define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \ |
Juan Castillo | 2d55240 | 2014-06-13 17:05:10 +0100 | [diff] [blame] | 97 | static inline void _op ## _type(void) \ |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 98 | { \ |
Andre Przywara | 5c29cba | 2020-10-16 18:19:03 +0100 | [diff] [blame] | 99 | __asm__ (#_op " " #_type : : : "memory"); \ |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 100 | } |
| 101 | |
| 102 | /* Define function for system instruction with register parameter */ |
| 103 | #define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \ |
| 104 | static inline void _op ## _type(uint64_t v) \ |
| 105 | { \ |
| 106 | __asm__ (#_op " " #_type ", %0" : : "r" (v)); \ |
| 107 | } |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 108 | |
| 109 | /******************************************************************************* |
| 110 | * TLB maintenance accessor prototypes |
| 111 | ******************************************************************************/ |
Antonio Nino Diaz | 3f13c35 | 2017-02-24 11:39:22 +0000 | [diff] [blame] | 112 | |
Soby Mathew | 16d006b | 2019-05-03 13:17:56 +0100 | [diff] [blame] | 113 | #if ERRATA_A57_813419 || ERRATA_A76_1286807 |
Antonio Nino Diaz | 3f13c35 | 2017-02-24 11:39:22 +0000 | [diff] [blame] | 114 | /* |
| 115 | * Define function for TLBI instruction with type specifier that implements |
Soby Mathew | 16d006b | 2019-05-03 13:17:56 +0100 | [diff] [blame] | 116 | * the workaround for errata 813419 of Cortex-A57 or errata 1286807 of |
| 117 | * Cortex-A76. |
Antonio Nino Diaz | 3f13c35 | 2017-02-24 11:39:22 +0000 | [diff] [blame] | 118 | */ |
Soby Mathew | 16d006b | 2019-05-03 13:17:56 +0100 | [diff] [blame] | 119 | #define DEFINE_TLBIOP_ERRATA_TYPE_FUNC(_type)\ |
Antonio Nino Diaz | 3f13c35 | 2017-02-24 11:39:22 +0000 | [diff] [blame] | 120 | static inline void tlbi ## _type(void) \ |
| 121 | { \ |
| 122 | __asm__("tlbi " #_type "\n" \ |
| 123 | "dsb ish\n" \ |
| 124 | "tlbi " #_type); \ |
| 125 | } |
| 126 | |
| 127 | /* |
| 128 | * Define function for TLBI instruction with register parameter that implements |
Soby Mathew | 16d006b | 2019-05-03 13:17:56 +0100 | [diff] [blame] | 129 | * the workaround for errata 813419 of Cortex-A57 or errata 1286807 of |
| 130 | * Cortex-A76. |
Antonio Nino Diaz | 3f13c35 | 2017-02-24 11:39:22 +0000 | [diff] [blame] | 131 | */ |
Soby Mathew | 16d006b | 2019-05-03 13:17:56 +0100 | [diff] [blame] | 132 | #define DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(_type) \ |
Antonio Nino Diaz | 3f13c35 | 2017-02-24 11:39:22 +0000 | [diff] [blame] | 133 | static inline void tlbi ## _type(uint64_t v) \ |
| 134 | { \ |
| 135 | __asm__("tlbi " #_type ", %0\n" \ |
| 136 | "dsb ish\n" \ |
| 137 | "tlbi " #_type ", %0" : : "r" (v)); \ |
| 138 | } |
| 139 | #endif /* ERRATA_A57_813419 */ |
| 140 | |
Ambroise Vincent | f5fdfbc | 2019-02-21 14:16:24 +0000 | [diff] [blame] | 141 | #if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319 |
| 142 | /* |
| 143 | * Define function for DC instruction with register parameter that enables |
| 144 | * the workaround for errata 819472, 824069 and 827319 of Cortex-A53. |
| 145 | */ |
| 146 | #define DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(_name, _type) \ |
| 147 | static inline void dc ## _name(uint64_t v) \ |
| 148 | { \ |
| 149 | __asm__("dc " #_type ", %0" : : "r" (v)); \ |
| 150 | } |
| 151 | #endif /* ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319 */ |
| 152 | |
Soby Mathew | 16d006b | 2019-05-03 13:17:56 +0100 | [diff] [blame] | 153 | #if ERRATA_A57_813419 |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 154 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1) |
| 155 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is) |
| 156 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2) |
| 157 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is) |
Soby Mathew | 16d006b | 2019-05-03 13:17:56 +0100 | [diff] [blame] | 158 | DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3) |
| 159 | DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3is) |
| 160 | DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1) |
| 161 | #elif ERRATA_A76_1286807 |
| 162 | DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle1) |
| 163 | DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle1is) |
| 164 | DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle2) |
| 165 | DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle2is) |
| 166 | DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3) |
| 167 | DEFINE_TLBIOP_ERRATA_TYPE_FUNC(alle3is) |
| 168 | DEFINE_TLBIOP_ERRATA_TYPE_FUNC(vmalle1) |
Antonio Nino Diaz | 3f13c35 | 2017-02-24 11:39:22 +0000 | [diff] [blame] | 169 | #else |
Soby Mathew | 16d006b | 2019-05-03 13:17:56 +0100 | [diff] [blame] | 170 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1) |
| 171 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is) |
| 172 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2) |
| 173 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is) |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 174 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3) |
| 175 | DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is) |
| 176 | DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1) |
Soby Mathew | 16d006b | 2019-05-03 13:17:56 +0100 | [diff] [blame] | 177 | #endif |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 178 | |
Soby Mathew | 16d006b | 2019-05-03 13:17:56 +0100 | [diff] [blame] | 179 | #if ERRATA_A57_813419 |
Antonio Nino Diaz | ac99803 | 2017-02-27 17:23:54 +0000 | [diff] [blame] | 180 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is) |
| 181 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is) |
| 182 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is) |
| 183 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is) |
Soby Mathew | 16d006b | 2019-05-03 13:17:56 +0100 | [diff] [blame] | 184 | DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae3is) |
| 185 | DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale3is) |
| 186 | #elif ERRATA_A76_1286807 |
| 187 | DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vaae1is) |
| 188 | DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vaale1is) |
| 189 | DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae2is) |
| 190 | DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale2is) |
| 191 | DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vae3is) |
| 192 | DEFINE_TLBIOP_ERRATA_TYPE_PARAM_FUNC(vale3is) |
Antonio Nino Diaz | 3f13c35 | 2017-02-24 11:39:22 +0000 | [diff] [blame] | 193 | #else |
Soby Mathew | 16d006b | 2019-05-03 13:17:56 +0100 | [diff] [blame] | 194 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is) |
| 195 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is) |
| 196 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is) |
| 197 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is) |
Antonio Nino Diaz | ac99803 | 2017-02-27 17:23:54 +0000 | [diff] [blame] | 198 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae3is) |
| 199 | DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale3is) |
Antonio Nino Diaz | 3f13c35 | 2017-02-24 11:39:22 +0000 | [diff] [blame] | 200 | #endif |
Antonio Nino Diaz | ac99803 | 2017-02-27 17:23:54 +0000 | [diff] [blame] | 201 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 202 | /******************************************************************************* |
| 203 | * Cache maintenance accessor prototypes |
| 204 | ******************************************************************************/ |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 205 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw) |
| 206 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw) |
Ambroise Vincent | f5fdfbc | 2019-02-21 14:16:24 +0000 | [diff] [blame] | 207 | #if ERRATA_A53_827319 |
| 208 | DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(csw, cisw) |
| 209 | #else |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 210 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw) |
Ambroise Vincent | f5fdfbc | 2019-02-21 14:16:24 +0000 | [diff] [blame] | 211 | #endif |
| 212 | #if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319 |
| 213 | DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(cvac, civac) |
| 214 | #else |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 215 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac) |
Ambroise Vincent | f5fdfbc | 2019-02-21 14:16:24 +0000 | [diff] [blame] | 216 | #endif |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 217 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac) |
| 218 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac) |
Ambroise Vincent | f5fdfbc | 2019-02-21 14:16:24 +0000 | [diff] [blame] | 219 | #if ERRATA_A53_819472 || ERRATA_A53_824069 || ERRATA_A53_827319 |
| 220 | DEFINE_DCOP_ERRATA_A53_TYPE_PARAM_FUNC(cvau, civac) |
| 221 | #else |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 222 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau) |
Ambroise Vincent | f5fdfbc | 2019-02-21 14:16:24 +0000 | [diff] [blame] | 223 | #endif |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 224 | DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva) |
| 225 | |
Varun Wadekar | 97625e3 | 2015-03-13 14:59:03 +0530 | [diff] [blame] | 226 | /******************************************************************************* |
| 227 | * Address translation accessor prototypes |
| 228 | ******************************************************************************/ |
| 229 | DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r) |
| 230 | DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w) |
| 231 | DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r) |
| 232 | DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w) |
Douglas Raillard | 7741463 | 2018-08-21 12:54:45 +0100 | [diff] [blame] | 233 | DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e1r) |
Jeenu Viswambharan | 1dc771b | 2017-10-19 09:15:15 +0100 | [diff] [blame] | 234 | DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e2r) |
Douglas Raillard | 7741463 | 2018-08-21 12:54:45 +0100 | [diff] [blame] | 235 | DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e3r) |
Varun Wadekar | 97625e3 | 2015-03-13 14:59:03 +0530 | [diff] [blame] | 236 | |
Alexei Fedorov | b8f26e9 | 2020-02-06 17:11:03 +0000 | [diff] [blame] | 237 | /******************************************************************************* |
| 238 | * Strip Pointer Authentication Code |
| 239 | ******************************************************************************/ |
| 240 | DEFINE_SYSOP_PARAM_FUNC(xpaci) |
| 241 | |
Antonio Nino Diaz | e40306b | 2017-01-13 15:03:07 +0000 | [diff] [blame] | 242 | void flush_dcache_range(uintptr_t addr, size_t size); |
Robert Wakim | 48e6b57 | 2021-10-21 15:39:56 +0100 | [diff] [blame] | 243 | void flush_dcache_to_popa_range(uintptr_t addr, size_t size); |
Antonio Nino Diaz | e40306b | 2017-01-13 15:03:07 +0000 | [diff] [blame] | 244 | void clean_dcache_range(uintptr_t addr, size_t size); |
| 245 | void inv_dcache_range(uintptr_t addr, size_t size); |
Masahiro Yamada | 019b4f8 | 2020-04-02 15:35:19 +0900 | [diff] [blame] | 246 | bool is_dcache_enabled(void); |
Antonio Nino Diaz | e40306b | 2017-01-13 15:03:07 +0000 | [diff] [blame] | 247 | |
| 248 | void dcsw_op_louis(u_register_t op_type); |
| 249 | void dcsw_op_all(u_register_t op_type); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 250 | |
Antonio Nino Diaz | 4613d5f | 2017-10-05 15:19:42 +0100 | [diff] [blame] | 251 | void disable_mmu_el1(void); |
Dan Handley | a17fefa | 2014-05-14 12:38:32 +0100 | [diff] [blame] | 252 | void disable_mmu_el3(void); |
laurenw-arm | 56f1e3e | 2021-03-03 14:19:38 -0600 | [diff] [blame] | 253 | void disable_mpu_el2(void); |
Antonio Nino Diaz | 4613d5f | 2017-10-05 15:19:42 +0100 | [diff] [blame] | 254 | void disable_mmu_icache_el1(void); |
Dan Handley | a17fefa | 2014-05-14 12:38:32 +0100 | [diff] [blame] | 255 | void disable_mmu_icache_el3(void); |
laurenw-arm | 56f1e3e | 2021-03-03 14:19:38 -0600 | [diff] [blame] | 256 | void disable_mpu_icache_el2(void); |
Andrew Thoelke | 438c63a | 2014-04-28 12:06:18 +0100 | [diff] [blame] | 257 | |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 258 | /******************************************************************************* |
| 259 | * Misc. accessor prototypes |
| 260 | ******************************************************************************/ |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 261 | |
Roberto Vargas | c51cdb7 | 2017-09-18 09:53:25 +0100 | [diff] [blame] | 262 | #define write_daifclr(val) SYSREG_WRITE_CONST(daifclr, val) |
| 263 | #define write_daifset(val) SYSREG_WRITE_CONST(daifset, val) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 264 | |
Antonio Nino Diaz | 8257f5b | 2018-11-22 15:53:17 +0000 | [diff] [blame] | 265 | DEFINE_SYSREG_RW_FUNCS(par_el1) |
Andre Przywara | 23b57bb | 2022-11-14 10:39:48 +0000 | [diff] [blame] | 266 | DEFINE_IDREG_READ_FUNC(id_pfr1_el1) |
| 267 | DEFINE_IDREG_READ_FUNC(id_aa64isar0_el1) |
| 268 | DEFINE_IDREG_READ_FUNC(id_aa64isar1_el1) |
| 269 | DEFINE_RENAME_IDREG_READ_FUNC(id_aa64isar2_el1, ID_AA64ISAR2_EL1) |
| 270 | DEFINE_IDREG_READ_FUNC(id_aa64pfr0_el1) |
| 271 | DEFINE_IDREG_READ_FUNC(id_aa64pfr1_el1) |
| 272 | DEFINE_IDREG_READ_FUNC(id_aa64dfr0_el1) |
| 273 | DEFINE_IDREG_READ_FUNC(id_afr0_el1) |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 274 | DEFINE_SYSREG_READ_FUNC(CurrentEl) |
Antonio Nino Diaz | 8257f5b | 2018-11-22 15:53:17 +0000 | [diff] [blame] | 275 | DEFINE_SYSREG_READ_FUNC(ctr_el0) |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 276 | DEFINE_SYSREG_RW_FUNCS(daif) |
| 277 | DEFINE_SYSREG_RW_FUNCS(spsr_el1) |
| 278 | DEFINE_SYSREG_RW_FUNCS(spsr_el2) |
| 279 | DEFINE_SYSREG_RW_FUNCS(spsr_el3) |
| 280 | DEFINE_SYSREG_RW_FUNCS(elr_el1) |
| 281 | DEFINE_SYSREG_RW_FUNCS(elr_el2) |
| 282 | DEFINE_SYSREG_RW_FUNCS(elr_el3) |
Venkatesh Yadav Abbarapu | f80014d | 2020-11-27 02:58:24 -0700 | [diff] [blame] | 283 | DEFINE_SYSREG_RW_FUNCS(mdccsr_el0) |
| 284 | DEFINE_SYSREG_RW_FUNCS(dbgdtrrx_el0) |
| 285 | DEFINE_SYSREG_RW_FUNCS(dbgdtrtx_el0) |
Manish Pandey | cabcad5 | 2022-06-23 10:43:31 +0100 | [diff] [blame] | 286 | DEFINE_SYSREG_RW_FUNCS(sp_el1) |
| 287 | DEFINE_SYSREG_RW_FUNCS(sp_el2) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 288 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 289 | DEFINE_SYSOP_FUNC(wfi) |
| 290 | DEFINE_SYSOP_FUNC(wfe) |
| 291 | DEFINE_SYSOP_FUNC(sev) |
| 292 | DEFINE_SYSOP_TYPE_FUNC(dsb, sy) |
Soby Mathew | ed99566 | 2014-12-30 16:11:42 +0000 | [diff] [blame] | 293 | DEFINE_SYSOP_TYPE_FUNC(dmb, sy) |
Juan Castillo | 2e86cb1 | 2016-01-13 15:01:09 +0000 | [diff] [blame] | 294 | DEFINE_SYSOP_TYPE_FUNC(dmb, st) |
| 295 | DEFINE_SYSOP_TYPE_FUNC(dmb, ld) |
Soby Mathew | ed99566 | 2014-12-30 16:11:42 +0000 | [diff] [blame] | 296 | DEFINE_SYSOP_TYPE_FUNC(dsb, ish) |
Robert Wakim | 48e6b57 | 2021-10-21 15:39:56 +0100 | [diff] [blame] | 297 | DEFINE_SYSOP_TYPE_FUNC(dsb, osh) |
Dimitris Papastamos | 5bdbb47 | 2017-10-13 12:06:06 +0100 | [diff] [blame] | 298 | DEFINE_SYSOP_TYPE_FUNC(dsb, nsh) |
Antonio Nino Diaz | ac99803 | 2017-02-27 17:23:54 +0000 | [diff] [blame] | 299 | DEFINE_SYSOP_TYPE_FUNC(dsb, ishst) |
Robert Wakim | 48e6b57 | 2021-10-21 15:39:56 +0100 | [diff] [blame] | 300 | DEFINE_SYSOP_TYPE_FUNC(dsb, oshst) |
Antonio Nino Diaz | 8257f5b | 2018-11-22 15:53:17 +0000 | [diff] [blame] | 301 | DEFINE_SYSOP_TYPE_FUNC(dmb, oshld) |
| 302 | DEFINE_SYSOP_TYPE_FUNC(dmb, oshst) |
| 303 | DEFINE_SYSOP_TYPE_FUNC(dmb, osh) |
| 304 | DEFINE_SYSOP_TYPE_FUNC(dmb, nshld) |
| 305 | DEFINE_SYSOP_TYPE_FUNC(dmb, nshst) |
| 306 | DEFINE_SYSOP_TYPE_FUNC(dmb, nsh) |
| 307 | DEFINE_SYSOP_TYPE_FUNC(dmb, ishld) |
Jeenu Viswambharan | 6250507 | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 308 | DEFINE_SYSOP_TYPE_FUNC(dmb, ishst) |
Antonio Nino Diaz | 8257f5b | 2018-11-22 15:53:17 +0000 | [diff] [blame] | 309 | DEFINE_SYSOP_TYPE_FUNC(dmb, ish) |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 310 | DEFINE_SYSOP_FUNC(isb) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 311 | |
Antonio Nino Diaz | b4e3e4b | 2018-11-23 15:04:01 +0000 | [diff] [blame] | 312 | static inline void enable_irq(void) |
| 313 | { |
| 314 | /* |
| 315 | * The compiler memory barrier will prevent the compiler from |
| 316 | * scheduling non-volatile memory access after the write to the |
| 317 | * register. |
| 318 | * |
| 319 | * This could happen if some initialization code issues non-volatile |
| 320 | * accesses to an area used by an interrupt handler, in the assumption |
| 321 | * that it is safe as the interrupts are disabled at the time it does |
| 322 | * that (according to program order). However, non-volatile accesses |
| 323 | * are not necessarily in program order relatively with volatile inline |
| 324 | * assembly statements (and volatile accesses). |
| 325 | */ |
| 326 | COMPILER_BARRIER(); |
| 327 | write_daifclr(DAIF_IRQ_BIT); |
| 328 | isb(); |
| 329 | } |
| 330 | |
| 331 | static inline void enable_fiq(void) |
| 332 | { |
| 333 | COMPILER_BARRIER(); |
| 334 | write_daifclr(DAIF_FIQ_BIT); |
| 335 | isb(); |
| 336 | } |
| 337 | |
| 338 | static inline void enable_serror(void) |
| 339 | { |
| 340 | COMPILER_BARRIER(); |
| 341 | write_daifclr(DAIF_ABT_BIT); |
| 342 | isb(); |
| 343 | } |
| 344 | |
| 345 | static inline void enable_debug_exceptions(void) |
| 346 | { |
| 347 | COMPILER_BARRIER(); |
| 348 | write_daifclr(DAIF_DBG_BIT); |
| 349 | isb(); |
| 350 | } |
| 351 | |
| 352 | static inline void disable_irq(void) |
| 353 | { |
| 354 | COMPILER_BARRIER(); |
| 355 | write_daifset(DAIF_IRQ_BIT); |
| 356 | isb(); |
| 357 | } |
| 358 | |
| 359 | static inline void disable_fiq(void) |
| 360 | { |
| 361 | COMPILER_BARRIER(); |
| 362 | write_daifset(DAIF_FIQ_BIT); |
| 363 | isb(); |
| 364 | } |
| 365 | |
| 366 | static inline void disable_serror(void) |
| 367 | { |
| 368 | COMPILER_BARRIER(); |
| 369 | write_daifset(DAIF_ABT_BIT); |
| 370 | isb(); |
| 371 | } |
| 372 | |
| 373 | static inline void disable_debug_exceptions(void) |
| 374 | { |
| 375 | COMPILER_BARRIER(); |
| 376 | write_daifset(DAIF_DBG_BIT); |
| 377 | isb(); |
| 378 | } |
| 379 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 380 | void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3, |
| 381 | uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7); |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 382 | |
| 383 | /******************************************************************************* |
| 384 | * System register accessor prototypes |
| 385 | ******************************************************************************/ |
Andre Przywara | 23b57bb | 2022-11-14 10:39:48 +0000 | [diff] [blame] | 386 | DEFINE_IDREG_READ_FUNC(midr_el1) |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 387 | DEFINE_SYSREG_READ_FUNC(mpidr_el1) |
Andre Przywara | 23b57bb | 2022-11-14 10:39:48 +0000 | [diff] [blame] | 388 | DEFINE_IDREG_READ_FUNC(id_aa64mmfr0_el1) |
| 389 | DEFINE_IDREG_READ_FUNC(id_aa64mmfr1_el1) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 390 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 391 | DEFINE_SYSREG_RW_FUNCS(scr_el3) |
| 392 | DEFINE_SYSREG_RW_FUNCS(hcr_el2) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 393 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 394 | DEFINE_SYSREG_RW_FUNCS(vbar_el1) |
| 395 | DEFINE_SYSREG_RW_FUNCS(vbar_el2) |
| 396 | DEFINE_SYSREG_RW_FUNCS(vbar_el3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 397 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 398 | DEFINE_SYSREG_RW_FUNCS(sctlr_el1) |
| 399 | DEFINE_SYSREG_RW_FUNCS(sctlr_el2) |
| 400 | DEFINE_SYSREG_RW_FUNCS(sctlr_el3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 401 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 402 | DEFINE_SYSREG_RW_FUNCS(actlr_el1) |
| 403 | DEFINE_SYSREG_RW_FUNCS(actlr_el2) |
| 404 | DEFINE_SYSREG_RW_FUNCS(actlr_el3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 405 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 406 | DEFINE_SYSREG_RW_FUNCS(esr_el1) |
| 407 | DEFINE_SYSREG_RW_FUNCS(esr_el2) |
| 408 | DEFINE_SYSREG_RW_FUNCS(esr_el3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 409 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 410 | DEFINE_SYSREG_RW_FUNCS(afsr0_el1) |
| 411 | DEFINE_SYSREG_RW_FUNCS(afsr0_el2) |
| 412 | DEFINE_SYSREG_RW_FUNCS(afsr0_el3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 413 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 414 | DEFINE_SYSREG_RW_FUNCS(afsr1_el1) |
| 415 | DEFINE_SYSREG_RW_FUNCS(afsr1_el2) |
| 416 | DEFINE_SYSREG_RW_FUNCS(afsr1_el3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 417 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 418 | DEFINE_SYSREG_RW_FUNCS(far_el1) |
| 419 | DEFINE_SYSREG_RW_FUNCS(far_el2) |
| 420 | DEFINE_SYSREG_RW_FUNCS(far_el3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 421 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 422 | DEFINE_SYSREG_RW_FUNCS(mair_el1) |
| 423 | DEFINE_SYSREG_RW_FUNCS(mair_el2) |
| 424 | DEFINE_SYSREG_RW_FUNCS(mair_el3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 425 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 426 | DEFINE_SYSREG_RW_FUNCS(amair_el1) |
| 427 | DEFINE_SYSREG_RW_FUNCS(amair_el2) |
| 428 | DEFINE_SYSREG_RW_FUNCS(amair_el3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 429 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 430 | DEFINE_SYSREG_READ_FUNC(rvbar_el1) |
| 431 | DEFINE_SYSREG_READ_FUNC(rvbar_el2) |
| 432 | DEFINE_SYSREG_READ_FUNC(rvbar_el3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 433 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 434 | DEFINE_SYSREG_RW_FUNCS(rmr_el1) |
| 435 | DEFINE_SYSREG_RW_FUNCS(rmr_el2) |
| 436 | DEFINE_SYSREG_RW_FUNCS(rmr_el3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 437 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 438 | DEFINE_SYSREG_RW_FUNCS(tcr_el1) |
| 439 | DEFINE_SYSREG_RW_FUNCS(tcr_el2) |
| 440 | DEFINE_SYSREG_RW_FUNCS(tcr_el3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 441 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 442 | DEFINE_SYSREG_RW_FUNCS(ttbr0_el1) |
| 443 | DEFINE_SYSREG_RW_FUNCS(ttbr0_el2) |
| 444 | DEFINE_SYSREG_RW_FUNCS(ttbr0_el3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 445 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 446 | DEFINE_SYSREG_RW_FUNCS(ttbr1_el1) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 447 | |
Sandrine Bailleux | 8b0eafe | 2015-11-25 17:00:44 +0000 | [diff] [blame] | 448 | DEFINE_SYSREG_RW_FUNCS(vttbr_el2) |
| 449 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 450 | DEFINE_SYSREG_RW_FUNCS(cptr_el2) |
| 451 | DEFINE_SYSREG_RW_FUNCS(cptr_el3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 452 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 453 | DEFINE_SYSREG_RW_FUNCS(cpacr_el1) |
| 454 | DEFINE_SYSREG_RW_FUNCS(cntfrq_el0) |
Antonio Nino Diaz | 8257f5b | 2018-11-22 15:53:17 +0000 | [diff] [blame] | 455 | DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2) |
| 456 | DEFINE_SYSREG_RW_FUNCS(cnthp_tval_el2) |
| 457 | DEFINE_SYSREG_RW_FUNCS(cnthp_cval_el2) |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 458 | DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1) |
| 459 | DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1) |
| 460 | DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1) |
Antonio Nino Diaz | 8257f5b | 2018-11-22 15:53:17 +0000 | [diff] [blame] | 461 | DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0) |
| 462 | DEFINE_SYSREG_RW_FUNCS(cntp_tval_el0) |
| 463 | DEFINE_SYSREG_RW_FUNCS(cntp_cval_el0) |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 464 | DEFINE_SYSREG_READ_FUNC(cntpct_el0) |
| 465 | DEFINE_SYSREG_RW_FUNCS(cnthctl_el2) |
Soby Mathew | 5e5c207 | 2014-04-07 15:28:55 +0100 | [diff] [blame] | 466 | |
Manish Pandey | 5693afe | 2021-10-06 17:28:09 +0100 | [diff] [blame] | 467 | DEFINE_SYSREG_RW_FUNCS(vtcr_el2) |
| 468 | |
Antonio Nino Diaz | dc4ed3d | 2018-11-23 13:54:00 +0000 | [diff] [blame] | 469 | #define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \ |
| 470 | CNTP_CTL_ENABLE_MASK) |
| 471 | #define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \ |
| 472 | CNTP_CTL_IMASK_MASK) |
| 473 | #define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \ |
| 474 | CNTP_CTL_ISTATUS_MASK) |
| 475 | |
| 476 | #define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT)) |
| 477 | #define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT)) |
| 478 | |
| 479 | #define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT)) |
| 480 | #define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT)) |
| 481 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 482 | DEFINE_SYSREG_RW_FUNCS(tpidr_el3) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 483 | |
Soby Mathew | feddfcf | 2014-08-29 14:41:58 +0100 | [diff] [blame] | 484 | DEFINE_SYSREG_RW_FUNCS(cntvoff_el2) |
| 485 | |
Andrew Thoelke | 4e12607 | 2014-06-04 21:10:52 +0100 | [diff] [blame] | 486 | DEFINE_SYSREG_RW_FUNCS(vpidr_el2) |
| 487 | DEFINE_SYSREG_RW_FUNCS(vmpidr_el2) |
| 488 | |
Soby Mathew | 26fb90e | 2015-01-06 21:36:55 +0000 | [diff] [blame] | 489 | DEFINE_SYSREG_READ_FUNC(isr_el1) |
| 490 | |
David Cunado | 5f55e28 | 2016-10-31 17:37:34 +0000 | [diff] [blame] | 491 | DEFINE_SYSREG_RW_FUNCS(mdcr_el2) |
Dimitris Papastamos | 5bdbb47 | 2017-10-13 12:06:06 +0100 | [diff] [blame] | 492 | DEFINE_SYSREG_RW_FUNCS(mdcr_el3) |
David Cunado | c14b08e | 2016-11-25 00:21:59 +0000 | [diff] [blame] | 493 | DEFINE_SYSREG_RW_FUNCS(hstr_el2) |
David Cunado | 4168f2f | 2017-10-02 17:41:39 +0100 | [diff] [blame] | 494 | DEFINE_SYSREG_RW_FUNCS(pmcr_el0) |
David Cunado | 5f55e28 | 2016-10-31 17:37:34 +0000 | [diff] [blame] | 495 | |
Antonio Nino Diaz | 8257f5b | 2018-11-22 15:53:17 +0000 | [diff] [blame] | 496 | /* GICv3 System Registers */ |
| 497 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 498 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1) |
| 499 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2) |
| 500 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3) |
| 501 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1) |
Jeenu Viswambharan | b1e957e | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 502 | DEFINE_RENAME_SYSREG_READ_FUNC(icc_rpr_el1, ICC_RPR_EL1) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 503 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3) |
Antonio Nino Diaz | 8257f5b | 2018-11-22 15:53:17 +0000 | [diff] [blame] | 504 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1_EL1) |
Achin Gupta | 92712a5 | 2015-09-03 14:18:02 +0100 | [diff] [blame] | 505 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1) |
| 506 | DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1) |
| 507 | DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1) |
| 508 | DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1) |
| 509 | DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1) |
| 510 | DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1) |
| 511 | DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1) |
Jeenu Viswambharan | ab14e9b | 2017-09-22 08:32:09 +0100 | [diff] [blame] | 512 | DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_sgi0r_el1, ICC_SGI0R_EL1) |
Antonio Nino Diaz | 8257f5b | 2018-11-22 15:53:17 +0000 | [diff] [blame] | 513 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sgi1r, ICC_SGI1R) |
Florian Lugou | d4e2503 | 2021-09-08 12:40:24 +0200 | [diff] [blame] | 514 | DEFINE_RENAME_SYSREG_RW_FUNCS(icc_asgi1r, ICC_ASGI1R) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 515 | |
Alexei Fedorov | 7e6306b | 2020-07-14 08:17:56 +0100 | [diff] [blame] | 516 | DEFINE_RENAME_SYSREG_READ_FUNC(amcfgr_el0, AMCFGR_EL0) |
| 517 | DEFINE_RENAME_SYSREG_READ_FUNC(amcgcr_el0, AMCGCR_EL0) |
johpow01 | fa59c6f | 2020-10-02 13:41:11 -0500 | [diff] [blame] | 518 | DEFINE_RENAME_SYSREG_READ_FUNC(amcg1idr_el0, AMCG1IDR_EL0) |
| 519 | DEFINE_RENAME_SYSREG_RW_FUNCS(amcr_el0, AMCR_EL0) |
Dimitris Papastamos | e08005a | 2017-10-12 13:02:29 +0100 | [diff] [blame] | 520 | DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr0_el0, AMCNTENCLR0_EL0) |
| 521 | DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset0_el0, AMCNTENSET0_EL0) |
| 522 | DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr1_el0, AMCNTENCLR1_EL0) |
| 523 | DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset1_el0, AMCNTENSET1_EL0) |
| 524 | |
Dimitris Papastamos | 5bdbb47 | 2017-10-13 12:06:06 +0100 | [diff] [blame] | 525 | DEFINE_RENAME_SYSREG_RW_FUNCS(pmblimitr_el1, PMBLIMITR_EL1) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 526 | |
David Cunado | ce88eee | 2017-10-20 11:30:57 +0100 | [diff] [blame] | 527 | DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el3, ZCR_EL3) |
| 528 | DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el2, ZCR_EL2) |
| 529 | |
Andre Przywara | 23b57bb | 2022-11-14 10:39:48 +0000 | [diff] [blame] | 530 | DEFINE_RENAME_IDREG_READ_FUNC(id_aa64smfr0_el1, ID_AA64SMFR0_EL1) |
johpow01 | 9baade3 | 2021-07-08 14:14:00 -0500 | [diff] [blame] | 531 | DEFINE_RENAME_SYSREG_RW_FUNCS(smcr_el3, SMCR_EL3) |
| 532 | |
Jeenu Viswambharan | 19f6cf2 | 2017-12-07 08:43:05 +0000 | [diff] [blame] | 533 | DEFINE_RENAME_SYSREG_READ_FUNC(erridr_el1, ERRIDR_EL1) |
| 534 | DEFINE_RENAME_SYSREG_WRITE_FUNC(errselr_el1, ERRSELR_EL1) |
| 535 | |
| 536 | DEFINE_RENAME_SYSREG_READ_FUNC(erxfr_el1, ERXFR_EL1) |
| 537 | DEFINE_RENAME_SYSREG_RW_FUNCS(erxctlr_el1, ERXCTLR_EL1) |
| 538 | DEFINE_RENAME_SYSREG_RW_FUNCS(erxstatus_el1, ERXSTATUS_EL1) |
| 539 | DEFINE_RENAME_SYSREG_READ_FUNC(erxaddr_el1, ERXADDR_EL1) |
| 540 | DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc0_el1, ERXMISC0_EL1) |
| 541 | DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc1_el1, ERXMISC1_EL1) |
| 542 | |
Andre Przywara | 902c902 | 2022-11-17 17:30:43 +0000 | [diff] [blame] | 543 | DEFINE_RENAME_SYSREG_RW_FUNCS(scxtnum_el2, SCXTNUM_EL2) |
| 544 | |
Andre Przywara | 98908b3 | 2022-11-17 16:42:09 +0000 | [diff] [blame] | 545 | /* Armv8.1 VHE Registers */ |
| 546 | DEFINE_RENAME_SYSREG_RW_FUNCS(contextidr_el2, CONTEXTIDR_EL2) |
| 547 | DEFINE_RENAME_SYSREG_RW_FUNCS(ttbr1_el2, TTBR1_EL2) |
| 548 | |
Andre Przywara | 84b8653 | 2022-11-17 16:42:09 +0000 | [diff] [blame] | 549 | /* Armv8.2 ID Registers */ |
Andre Przywara | 23b57bb | 2022-11-14 10:39:48 +0000 | [diff] [blame] | 550 | DEFINE_RENAME_IDREG_READ_FUNC(id_aa64mmfr2_el1, ID_AA64MMFR2_EL1) |
Antonio Nino Diaz | c326c34 | 2019-01-11 11:20:10 +0000 | [diff] [blame] | 551 | |
Andre Przywara | 870627e | 2023-01-27 12:25:49 +0000 | [diff] [blame] | 552 | /* Armv8.2 RAS Registers */ |
| 553 | DEFINE_RENAME_SYSREG_RW_FUNCS(vdisr_el2, VDISR_EL2) |
| 554 | DEFINE_RENAME_SYSREG_RW_FUNCS(vsesr_el2, VSESR_EL2) |
| 555 | |
Andre Przywara | 84b8653 | 2022-11-17 16:42:09 +0000 | [diff] [blame] | 556 | /* Armv8.2 MPAM Registers */ |
| 557 | DEFINE_RENAME_SYSREG_READ_FUNC(mpamidr_el1, MPAMIDR_EL1) |
| 558 | DEFINE_RENAME_SYSREG_RW_FUNCS(mpam3_el3, MPAM3_EL3) |
| 559 | DEFINE_RENAME_SYSREG_RW_FUNCS(mpam2_el2, MPAM2_EL2) |
| 560 | DEFINE_RENAME_SYSREG_RW_FUNCS(mpamhcr_el2, MPAMHCR_EL2) |
| 561 | DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm0_el2, MPAMVPM0_EL2) |
| 562 | DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm1_el2, MPAMVPM1_EL2) |
| 563 | DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm2_el2, MPAMVPM2_EL2) |
| 564 | DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm3_el2, MPAMVPM3_EL2) |
| 565 | DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm4_el2, MPAMVPM4_EL2) |
| 566 | DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm5_el2, MPAMVPM5_EL2) |
| 567 | DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm6_el2, MPAMVPM6_EL2) |
| 568 | DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpm7_el2, MPAMVPM7_EL2) |
| 569 | DEFINE_RENAME_SYSREG_RW_FUNCS(mpamvpmv_el2, MPAMVPMV_EL2) |
| 570 | |
Antonio Nino Diaz | 8257f5b | 2018-11-22 15:53:17 +0000 | [diff] [blame] | 571 | /* Armv8.3 Pointer Authentication Registers */ |
Antonio Nino Diaz | 25cda67 | 2019-02-19 11:53:51 +0000 | [diff] [blame] | 572 | DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeyhi_el1, APIAKeyHi_EL1) |
| 573 | DEFINE_RENAME_SYSREG_RW_FUNCS(apiakeylo_el1, APIAKeyLo_EL1) |
Antonio Nino Diaz | 8257f5b | 2018-11-22 15:53:17 +0000 | [diff] [blame] | 574 | |
Daniel Boulby | 60786e7 | 2021-10-22 11:37:34 +0100 | [diff] [blame] | 575 | /* Armv8.4 Data Independent Timing Register */ |
| 576 | DEFINE_RENAME_SYSREG_RW_FUNCS(dit, DIT) |
| 577 | |
Andre Przywara | 06ea44e | 2022-11-17 17:30:43 +0000 | [diff] [blame] | 578 | /* Armv8.4 FEAT_TRF Register */ |
| 579 | DEFINE_RENAME_SYSREG_RW_FUNCS(trfcr_el2, TRFCR_EL2) |
Andre Przywara | edc449d | 2023-01-27 14:09:20 +0000 | [diff] [blame] | 580 | DEFINE_RENAME_SYSREG_RW_FUNCS(vncr_el2, VNCR_EL2) |
Andre Przywara | 06ea44e | 2022-11-17 17:30:43 +0000 | [diff] [blame] | 581 | |
Justin Chadwell | 1c7c13a | 2019-07-18 14:25:33 +0100 | [diff] [blame] | 582 | /* Armv8.5 MTE Registers */ |
| 583 | DEFINE_RENAME_SYSREG_RW_FUNCS(tfsre0_el1, TFSRE0_EL1) |
| 584 | DEFINE_RENAME_SYSREG_RW_FUNCS(tfsr_el1, TFSR_EL1) |
| 585 | DEFINE_RENAME_SYSREG_RW_FUNCS(rgsr_el1, RGSR_EL1) |
| 586 | DEFINE_RENAME_SYSREG_RW_FUNCS(gcr_el1, GCR_EL1) |
| 587 | |
Tomas Pilar | 6fd816e | 2020-10-28 15:34:12 +0000 | [diff] [blame] | 588 | /* Armv8.5 FEAT_RNG Registers */ |
Andre Przywara | bdc76f1 | 2022-11-21 17:07:25 +0000 | [diff] [blame] | 589 | DEFINE_RENAME_SYSREG_READ_FUNC(rndr, RNDR) |
| 590 | DEFINE_RENAME_SYSREG_READ_FUNC(rndrrs, RNDRRS) |
Tomas Pilar | 6fd816e | 2020-10-28 15:34:12 +0000 | [diff] [blame] | 591 | |
Andre Przywara | 5d6d2ab | 2022-11-10 14:40:37 +0000 | [diff] [blame] | 592 | /* Armv8.6 FEAT_FGT Registers */ |
| 593 | DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgrtr_el2, HDFGRTR_EL2) |
| 594 | DEFINE_RENAME_SYSREG_RW_FUNCS(hafgrtr_el2, HAFGRTR_EL2) |
| 595 | DEFINE_RENAME_SYSREG_RW_FUNCS(hdfgwtr_el2, HDFGWTR_EL2) |
| 596 | DEFINE_RENAME_SYSREG_RW_FUNCS(hfgitr_el2, HFGITR_EL2) |
| 597 | DEFINE_RENAME_SYSREG_RW_FUNCS(hfgrtr_el2, HFGRTR_EL2) |
| 598 | DEFINE_RENAME_SYSREG_RW_FUNCS(hfgwtr_el2, HFGWTR_EL2) |
| 599 | |
Andre Przywara | c346418 | 2022-11-17 17:30:43 +0000 | [diff] [blame] | 600 | /* ARMv8.6 FEAT_ECV Register */ |
| 601 | DEFINE_RENAME_SYSREG_RW_FUNCS(cntpoff_el2, CNTPOFF_EL2) |
| 602 | |
johpow01 | f91e59f | 2021-08-04 19:38:18 -0500 | [diff] [blame] | 603 | /* FEAT_HCX Register */ |
| 604 | DEFINE_RENAME_SYSREG_RW_FUNCS(hcrx_el2, HCRX_EL2) |
| 605 | |
Mark Brown | c37eee7 | 2023-03-14 20:13:03 +0000 | [diff] [blame] | 606 | /* Armv8.9 system registers */ |
| 607 | DEFINE_RENAME_IDREG_READ_FUNC(id_aa64mmfr3_el1, ID_AA64MMFR3_EL1) |
| 608 | |
| 609 | /* FEAT_TCR2 Register */ |
| 610 | DEFINE_RENAME_SYSREG_RW_FUNCS(tcr2_el2, TCR2_EL2) |
| 611 | |
Mark Brown | 293a661 | 2023-03-14 20:48:43 +0000 | [diff] [blame] | 612 | /* FEAT_SxPIE Registers */ |
| 613 | DEFINE_RENAME_SYSREG_RW_FUNCS(pire0_el2, PIRE0_EL2) |
| 614 | DEFINE_RENAME_SYSREG_RW_FUNCS(pir_el2, PIR_EL2) |
| 615 | DEFINE_RENAME_SYSREG_RW_FUNCS(s2pir_el2, S2PIR_EL2) |
| 616 | |
| 617 | /* FEAT_SxPOE Registers */ |
| 618 | DEFINE_RENAME_SYSREG_RW_FUNCS(por_el2, POR_EL2) |
| 619 | |
Mark Brown | 326f295 | 2023-03-14 21:33:04 +0000 | [diff] [blame] | 620 | /* FEAT_GCS Registers */ |
| 621 | DEFINE_RENAME_SYSREG_RW_FUNCS(gcscr_el2, GCSCR_EL2) |
| 622 | DEFINE_RENAME_SYSREG_RW_FUNCS(gcspr_el2, GCSPR_EL2) |
| 623 | |
Madhukar Pappireddy | 90d6532 | 2019-10-30 14:24:39 -0500 | [diff] [blame] | 624 | /* DynamIQ Shared Unit power management */ |
| 625 | DEFINE_RENAME_SYSREG_RW_FUNCS(clusterpwrdn_el1, CLUSTERPWRDN_EL1) |
| 626 | |
Chris Kay | 03be39d | 2021-05-05 13:38:30 +0100 | [diff] [blame] | 627 | /* CPU Power/Performance Management registers */ |
| 628 | DEFINE_RENAME_SYSREG_RW_FUNCS(cpuppmcr_el3, CPUPPMCR_EL3) |
| 629 | DEFINE_RENAME_SYSREG_RW_FUNCS(cpumpmmcr_el3, CPUMPMMCR_EL3) |
| 630 | |
Zelalem Aweke | 79e3d29 | 2021-07-08 16:51:14 -0500 | [diff] [blame] | 631 | /* Armv9.2 RME Registers */ |
| 632 | DEFINE_RENAME_SYSREG_RW_FUNCS(gptbr_el3, GPTBR_EL3) |
| 633 | DEFINE_RENAME_SYSREG_RW_FUNCS(gpccr_el3, GPCCR_EL3) |
| 634 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 635 | #define IS_IN_EL(x) \ |
| 636 | (GET_EL(read_CurrentEl()) == MODE_EL##x) |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 637 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 638 | #define IS_IN_EL1() IS_IN_EL(1) |
Antonio Nino Diaz | 8257f5b | 2018-11-22 15:53:17 +0000 | [diff] [blame] | 639 | #define IS_IN_EL2() IS_IN_EL(2) |
Douglas Raillard | 7741463 | 2018-08-21 12:54:45 +0100 | [diff] [blame] | 640 | #define IS_IN_EL3() IS_IN_EL(3) |
| 641 | |
| 642 | static inline unsigned int get_current_el(void) |
| 643 | { |
| 644 | return GET_EL(read_CurrentEl()); |
| 645 | } |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 646 | |
Masahiro Yamada | 8a6e961 | 2020-03-26 13:18:48 +0900 | [diff] [blame] | 647 | static inline unsigned int get_current_el_maybe_constant(void) |
| 648 | { |
| 649 | #if defined(IMAGE_AT_EL1) |
| 650 | return 1; |
| 651 | #elif defined(IMAGE_AT_EL2) |
| 652 | return 2; /* no use-case in TF-A */ |
| 653 | #elif defined(IMAGE_AT_EL3) |
| 654 | return 3; |
| 655 | #else |
| 656 | /* |
| 657 | * If we do not know which exception level this is being built for |
| 658 | * (e.g. built for library), fall back to run-time detection. |
| 659 | */ |
| 660 | return get_current_el(); |
| 661 | #endif |
| 662 | } |
| 663 | |
Jeenu Viswambharan | 2a9b882 | 2017-02-21 14:40:44 +0000 | [diff] [blame] | 664 | /* |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 665 | * Check if an EL is implemented from AA64PFR0 register fields. |
Jeenu Viswambharan | 2a9b882 | 2017-02-21 14:40:44 +0000 | [diff] [blame] | 666 | */ |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 667 | static inline uint64_t el_implemented(unsigned int el) |
| 668 | { |
| 669 | if (el > 3U) { |
| 670 | return EL_IMPL_NONE; |
| 671 | } else { |
| 672 | unsigned int shift = ID_AA64PFR0_EL1_SHIFT * el; |
| 673 | |
| 674 | return (read_id_aa64pfr0_el1() >> shift) & ID_AA64PFR0_ELX_MASK; |
| 675 | } |
| 676 | } |
| 677 | |
Zelalem Aweke | 79e3d29 | 2021-07-08 16:51:14 -0500 | [diff] [blame] | 678 | /* |
| 679 | * TLBIPAALLOS instruction |
| 680 | * (TLB Inivalidate GPT Information by PA, |
| 681 | * All Entries, Outer Shareable) |
| 682 | */ |
| 683 | static inline void tlbipaallos(void) |
| 684 | { |
| 685 | __asm__("SYS #6,c8,c1,#4"); |
| 686 | } |
| 687 | |
| 688 | /* |
Robert Wakim | 48e6b57 | 2021-10-21 15:39:56 +0100 | [diff] [blame] | 689 | * Invalidate TLBs of GPT entries by Physical address, last level. |
Zelalem Aweke | 79e3d29 | 2021-07-08 16:51:14 -0500 | [diff] [blame] | 690 | * |
| 691 | * @pa: the starting address for the range |
| 692 | * of invalidation |
| 693 | * @size: size of the range of invalidation |
| 694 | */ |
Robert Wakim | 48e6b57 | 2021-10-21 15:39:56 +0100 | [diff] [blame] | 695 | void gpt_tlbi_by_pa_ll(uint64_t pa, size_t size); |
Zelalem Aweke | 79e3d29 | 2021-07-08 16:51:14 -0500 | [diff] [blame] | 696 | |
| 697 | |
| 698 | /* Previously defined accessor functions with incomplete register names */ |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 699 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 700 | #define read_current_el() read_CurrentEl() |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 701 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 702 | #define dsb() dsbsy() |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 703 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 704 | #define read_midr() read_midr_el1() |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 705 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 706 | #define read_mpidr() read_mpidr_el1() |
Achin Gupta | 4f6ad66 | 2013-10-25 09:08:21 +0100 | [diff] [blame] | 707 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 708 | #define read_scr() read_scr_el3() |
| 709 | #define write_scr(_v) write_scr_el3(_v) |
Soby Mathew | 5e5c207 | 2014-04-07 15:28:55 +0100 | [diff] [blame] | 710 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 711 | #define read_hcr() read_hcr_el2() |
| 712 | #define write_hcr(_v) write_hcr_el2(_v) |
Sandrine Bailleux | 25232af | 2014-05-09 11:23:11 +0100 | [diff] [blame] | 713 | |
Andrew Thoelke | 3f78dc3 | 2014-06-02 15:44:43 +0100 | [diff] [blame] | 714 | #define read_cpacr() read_cpacr_el1() |
| 715 | #define write_cpacr(_v) write_cpacr_el1(_v) |
Soby Mathew | 5e5c207 | 2014-04-07 15:28:55 +0100 | [diff] [blame] | 716 | |
Madhukar Pappireddy | 90d6532 | 2019-10-30 14:24:39 -0500 | [diff] [blame] | 717 | #define read_clusterpwrdn() read_clusterpwrdn_el1() |
| 718 | #define write_clusterpwrdn(_v) write_clusterpwrdn_el1(_v) |
| 719 | |
Manish V Badarkhe | bde5c95 | 2020-07-14 14:43:12 +0100 | [diff] [blame] | 720 | #if ERRATA_SPECULATIVE_AT |
| 721 | /* |
| 722 | * Assuming SCTLR.M bit is already enabled |
| 723 | * 1. Enable page table walk by clearing TCR_EL1.EPDx bits |
| 724 | * 2. Execute AT instruction for lower EL1/0 |
| 725 | * 3. Disable page table walk by setting TCR_EL1.EPDx bits |
| 726 | */ |
| 727 | #define AT(_at_inst, _va) \ |
| 728 | { \ |
| 729 | assert((read_sctlr_el1() & SCTLR_M_BIT) != 0ULL); \ |
| 730 | write_tcr_el1(read_tcr_el1() & ~(TCR_EPD0_BIT | TCR_EPD1_BIT)); \ |
| 731 | isb(); \ |
| 732 | _at_inst(_va); \ |
| 733 | write_tcr_el1(read_tcr_el1() | (TCR_EPD0_BIT | TCR_EPD1_BIT)); \ |
| 734 | isb(); \ |
| 735 | } |
| 736 | #else |
Elyes Haouas | 183638f | 2023-02-13 10:05:41 +0100 | [diff] [blame] | 737 | #define AT(_at_inst, _va) _at_inst(_va) |
Manish V Badarkhe | bde5c95 | 2020-07-14 14:43:12 +0100 | [diff] [blame] | 738 | #endif |
| 739 | |
Antonio Nino Diaz | 864ca6f | 2018-10-31 15:25:35 +0000 | [diff] [blame] | 740 | #endif /* ARCH_HELPERS_H */ |