Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 1 | /* |
Varun Wadekar | cad7b08 | 2015-12-28 18:12:59 -0800 | [diff] [blame] | 2 | * Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 3 | * |
| 4 | * Redistribution and use in source and binary forms, with or without |
| 5 | * modification, are permitted provided that the following conditions are met: |
| 6 | * |
| 7 | * Redistributions of source code must retain the above copyright notice, this |
| 8 | * list of conditions and the following disclaimer. |
| 9 | * |
| 10 | * Redistributions in binary form must reproduce the above copyright notice, |
| 11 | * this list of conditions and the following disclaimer in the documentation |
| 12 | * and/or other materials provided with the distribution. |
| 13 | * |
| 14 | * Neither the name of ARM nor the names of its contributors may be used |
| 15 | * to endorse or promote products derived from this software without specific |
| 16 | * prior written permission. |
| 17 | * |
| 18 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" |
| 19 | * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE |
| 20 | * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE |
| 21 | * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT HOLDER OR CONTRIBUTORS BE |
| 22 | * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR |
| 23 | * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF |
| 24 | * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS |
| 25 | * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN |
| 26 | * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) |
| 27 | * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE |
| 28 | * POSSIBILITY OF SUCH DAMAGE. |
| 29 | */ |
| 30 | |
| 31 | #ifndef __TEGRA_DEF_H__ |
| 32 | #define __TEGRA_DEF_H__ |
| 33 | |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 34 | /******************************************************************************* |
Varun Wadekar | 4223657 | 2016-01-18 19:03:19 -0800 | [diff] [blame] | 35 | * These values are used by the PSCI implementation during the `CPU_SUSPEND` |
| 36 | * and `SYSTEM_SUSPEND` calls as the `state-id` field in the 'power state' |
| 37 | * parameter. |
| 38 | ******************************************************************************/ |
| 39 | #define PSTATE_ID_CORE_IDLE 6 |
| 40 | #define PSTATE_ID_CORE_POWERDN 7 |
| 41 | #define PSTATE_ID_SOC_POWERDN 2 |
| 42 | |
| 43 | /******************************************************************************* |
| 44 | * Platform power states (used by PSCI framework) |
| 45 | * |
| 46 | * - PLAT_MAX_RET_STATE should be less than lowest PSTATE_ID |
| 47 | * - PLAT_MAX_OFF_STATE should be greater than the highest PSTATE_ID |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 48 | ******************************************************************************/ |
Varun Wadekar | 4223657 | 2016-01-18 19:03:19 -0800 | [diff] [blame] | 49 | #define PLAT_MAX_RET_STATE 1 |
| 50 | #define PLAT_MAX_OFF_STATE 8 |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 51 | |
| 52 | /******************************************************************************* |
| 53 | * Implementation defined ACTLR_EL3 bit definitions |
| 54 | ******************************************************************************/ |
| 55 | #define ACTLR_EL3_L2ACTLR_BIT (1 << 6) |
| 56 | #define ACTLR_EL3_L2ECTLR_BIT (1 << 5) |
| 57 | #define ACTLR_EL3_L2CTLR_BIT (1 << 4) |
| 58 | #define ACTLR_EL3_CPUECTLR_BIT (1 << 1) |
| 59 | #define ACTLR_EL3_CPUACTLR_BIT (1 << 0) |
| 60 | #define ACTLR_EL3_ENABLE_ALL_ACCESS (ACTLR_EL3_L2ACTLR_BIT | \ |
| 61 | ACTLR_EL3_L2ECTLR_BIT | \ |
| 62 | ACTLR_EL3_L2CTLR_BIT | \ |
| 63 | ACTLR_EL3_CPUECTLR_BIT | \ |
| 64 | ACTLR_EL3_CPUACTLR_BIT) |
| 65 | |
| 66 | /******************************************************************************* |
Varun Wadekar | cad7b08 | 2015-12-28 18:12:59 -0800 | [diff] [blame] | 67 | * Secure IRQ definitions |
| 68 | ******************************************************************************/ |
| 69 | #define TEGRA186_TOP_WDT_IRQ 49 |
| 70 | #define TEGRA186_AON_WDT_IRQ 50 |
| 71 | |
| 72 | #define TEGRA186_SEC_IRQ_TARGET_MASK 0xF3 /* 4 A57 - 2 Denver */ |
| 73 | |
| 74 | /******************************************************************************* |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 75 | * Tegra Miscellanous register constants |
| 76 | ******************************************************************************/ |
| 77 | #define TEGRA_MISC_BASE 0x00100000 |
Varun Wadekar | c9ac3e4 | 2016-02-17 15:07:49 -0800 | [diff] [blame] | 78 | #define HARDWARE_REVISION_OFFSET 0x4 |
Varun Wadekar | e2bc7f2 | 2016-04-02 15:41:20 -0700 | [diff] [blame] | 79 | #define MAJOR_VERSION_SHIFT 0x4 |
| 80 | #define MAJOR_VERSION_MASK 0xF |
| 81 | #define MINOR_VERSION_SHIFT 0x10 |
| 82 | #define MINOR_VERSION_MASK 0xF |
| 83 | |
Varun Wadekar | b877615 | 2016-03-03 13:52:52 -0800 | [diff] [blame] | 84 | #define MISCREG_PFCFG 0x200C |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 85 | |
| 86 | /******************************************************************************* |
Varun Wadekar | a0f2697 | 2016-03-11 17:18:51 -0800 | [diff] [blame] | 87 | * Tegra TSA Controller constants |
| 88 | ******************************************************************************/ |
| 89 | #define TEGRA_TSA_BASE 0x02400000 |
| 90 | |
| 91 | /******************************************************************************* |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 92 | * Tegra Memory Controller constants |
| 93 | ******************************************************************************/ |
| 94 | #define TEGRA_MC_STREAMID_BASE 0x02C00000 |
| 95 | #define TEGRA_MC_BASE 0x02C10000 |
| 96 | |
| 97 | /******************************************************************************* |
| 98 | * Tegra UART Controller constants |
| 99 | ******************************************************************************/ |
| 100 | #define TEGRA_UARTA_BASE 0x03100000 |
| 101 | #define TEGRA_UARTB_BASE 0x03110000 |
| 102 | #define TEGRA_UARTC_BASE 0x0C280000 |
| 103 | #define TEGRA_UARTD_BASE 0x03130000 |
| 104 | #define TEGRA_UARTE_BASE 0x03140000 |
| 105 | #define TEGRA_UARTF_BASE 0x03150000 |
| 106 | #define TEGRA_UARTG_BASE 0x0C290000 |
| 107 | |
| 108 | /******************************************************************************* |
Varun Wadekar | 4debe05 | 2016-05-18 13:39:16 -0700 | [diff] [blame] | 109 | * Tegra Fuse Controller related constants |
| 110 | ******************************************************************************/ |
| 111 | #define TEGRA_FUSE_BASE 0x03820000 |
| 112 | #define OPT_SUBREVISION 0x248 |
| 113 | #define SUBREVISION_MASK 0xFF |
| 114 | |
| 115 | /******************************************************************************* |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 116 | * GICv2 & interrupt handling related constants |
| 117 | ******************************************************************************/ |
| 118 | #define TEGRA_GICD_BASE 0x03881000 |
| 119 | #define TEGRA_GICC_BASE 0x03882000 |
| 120 | |
| 121 | /******************************************************************************* |
Varun Wadekar | b877615 | 2016-03-03 13:52:52 -0800 | [diff] [blame] | 122 | * Security Engine related constants |
| 123 | ******************************************************************************/ |
| 124 | #define TEGRA_SE0_BASE 0x03AC0000 |
| 125 | #define SE_MUTEX_WATCHDOG_NS_LIMIT 0x6C |
| 126 | #define TEGRA_PKA1_BASE 0x03AD0000 |
| 127 | #define PKA_MUTEX_WATCHDOG_NS_LIMIT 0x8144 |
| 128 | #define TEGRA_RNG1_BASE 0x03AE0000 |
| 129 | #define RNG_MUTEX_WATCHDOG_NS_LIMIT 0xFE0 |
| 130 | |
| 131 | /******************************************************************************* |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 132 | * Tegra Clock and Reset Controller constants |
| 133 | ******************************************************************************/ |
| 134 | #define TEGRA_CAR_RESET_BASE 0x05000000 |
| 135 | |
| 136 | /******************************************************************************* |
| 137 | * Tegra micro-seconds timer constants |
| 138 | ******************************************************************************/ |
| 139 | #define TEGRA_TMRUS_BASE 0x0C2E0000 |
| 140 | |
| 141 | /******************************************************************************* |
| 142 | * Tegra Power Mgmt Controller constants |
| 143 | ******************************************************************************/ |
| 144 | #define TEGRA_PMC_BASE 0x0C360000 |
| 145 | |
| 146 | /******************************************************************************* |
| 147 | * Tegra scratch registers constants |
| 148 | ******************************************************************************/ |
| 149 | #define TEGRA_SCRATCH_BASE 0x0C390000 |
Varun Wadekar | b877615 | 2016-03-03 13:52:52 -0800 | [diff] [blame] | 150 | #define SECURE_SCRATCH_RSV6 0x680 |
| 151 | #define SECURE_SCRATCH_RSV11_LO 0x6A8 |
| 152 | #define SECURE_SCRATCH_RSV11_HI 0x6AC |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 153 | |
| 154 | /******************************************************************************* |
| 155 | * Tegra Memory Mapped Control Register Access Bus constants |
| 156 | ******************************************************************************/ |
| 157 | #define TEGRA_MMCRAB_BASE 0x0E000000 |
| 158 | |
| 159 | /******************************************************************************* |
| 160 | * Tegra SMMU Controller constants |
| 161 | ******************************************************************************/ |
| 162 | #define TEGRA_SMMU_BASE 0x12000000 |
| 163 | |
Varun Wadekar | 13e7dc4 | 2015-12-30 15:15:08 -0800 | [diff] [blame] | 164 | /******************************************************************************* |
| 165 | * Tegra TZRAM constants |
| 166 | ******************************************************************************/ |
| 167 | #define TEGRA_TZRAM_BASE 0x30000000 |
Varun Wadekar | e6d4322 | 2016-05-25 16:35:04 -0700 | [diff] [blame] | 168 | #define TEGRA_TZRAM_SIZE 0x40000 |
Varun Wadekar | 13e7dc4 | 2015-12-30 15:15:08 -0800 | [diff] [blame] | 169 | |
Varun Wadekar | 921b906 | 2015-08-25 17:03:14 +0530 | [diff] [blame] | 170 | #endif /* __TEGRA_DEF_H__ */ |