blob: 5b26a1d3b3c7d1d5af2b996c0283713035a33c68 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Manish V Badarkhedd6f2522021-02-22 17:30:17 +00002 * Copyright (c) 2015-2021, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Yatharth Kocharf9a0f162016-09-13 17:07:57 +01007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <string.h>
9
10#include <platform_def.h>
11
12#include <arch_helpers.h>
13#include <common/bl_common.h>
14#include <common/debug.h>
15#include <common/desc_image_load.h>
16#include <drivers/generic_delay_timer.h>
Manish V Badarkhedd6f2522021-02-22 17:30:17 +000017#include <drivers/partition/partition.h>
Louis Mayencourt81bd9162019-10-17 15:14:25 +010018#include <lib/fconf/fconf.h>
Manish V Badarkhe99a8e142020-06-11 22:32:11 +010019#include <lib/fconf/fconf_dyn_cfg_getter.h>
Summer Qin9db8f2e2017-04-24 16:49:28 +010020#ifdef SPD_opteed
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000021#include <lib/optee_utils.h>
Summer Qin9db8f2e2017-04-24 16:49:28 +010022#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023#include <lib/utils.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000024#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000025#include <plat/common/platform.h>
26
Dan Handley9df48042015-03-19 18:58:55 +000027/* Data structure which holds the extents of the trusted SRAM for BL2 */
28static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
29
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +010030/* Base address of fw_config received from BL1 */
Jimmy Brissond7297c72020-08-05 14:05:53 -050031static uintptr_t config_base;
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +010032
Soby Mathewc44110d2018-02-20 12:50:47 +000033/*
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010034 * Check that BL2_BASE is above ARM_FW_CONFIG_LIMIT. This reserved page is
Soby Mathewaf14b462018-06-01 16:53:38 +010035 * for `meminfo_t` data structure and fw_configs passed from BL1.
Soby Mathewc44110d2018-02-20 12:50:47 +000036 */
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010037CASSERT(BL2_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
Soby Mathewc44110d2018-02-20 12:50:47 +000038
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010039/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000040#pragma weak bl2_early_platform_setup2
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010041#pragma weak bl2_platform_setup
42#pragma weak bl2_plat_arch_setup
43#pragma weak bl2_plat_sec_mem_layout
Alexei Fedorovc7176172020-07-13 12:11:05 +010044#if MEASURED_BOOT
45#pragma weak bl2_plat_get_hash
46#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010047
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010048#define MAP_BL2_TOTAL MAP_REGION_FLAT( \
49 bl2_tzram_layout.total_base, \
50 bl2_tzram_layout.total_size, \
51 MT_MEMORY | MT_RW | MT_SECURE)
52
Dimitris Papastamos9576baa2018-06-08 13:17:26 +010053
Daniel Boulby07d26872018-06-27 16:45:48 +010054#pragma weak arm_bl2_plat_handle_post_image_load
Dimitris Papastamos9576baa2018-06-08 13:17:26 +010055
Dan Handley9df48042015-03-19 18:58:55 +000056/*******************************************************************************
57 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
58 * in x0. This memory layout is sitting at the base of the free trusted SRAM.
59 * Copy it to a safe location before its reclaimed by later BL2 functionality.
60 ******************************************************************************/
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010061void arm_bl2_early_platform_setup(uintptr_t fw_config,
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020062 struct meminfo *mem_layout)
Dan Handley9df48042015-03-19 18:58:55 +000063{
64 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010065 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000066
67 /* Setup the BL2 memory layout */
68 bl2_tzram_layout = *mem_layout;
69
Jimmy Brissond7297c72020-08-05 14:05:53 -050070 config_base = fw_config;
Louis Mayencourt81bd9162019-10-17 15:14:25 +010071
Dan Handley9df48042015-03-19 18:58:55 +000072 /* Initialise the IO layer and register platform IO devices */
73 plat_arm_io_setup();
Manish V Badarkhedd6f2522021-02-22 17:30:17 +000074
75 /* Load partition table */
76#if ARM_GPT_SUPPORT
77 partition_init(GPT_IMAGE_ID);
78#endif /* ARM_GPT_SUPPORT */
79
Dan Handley9df48042015-03-19 18:58:55 +000080}
81
Soby Mathew7d5a2e72018-01-10 15:59:31 +000082void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +000083{
Soby Mathew96a1c6b2018-01-15 14:45:33 +000084 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
85
Soby Mathew1ced6b82017-06-12 12:37:10 +010086 generic_delay_timer_init();
Dan Handley9df48042015-03-19 18:58:55 +000087}
88
89/*
Soby Mathew45e39e22018-03-26 15:16:46 +010090 * Perform BL2 preload setup. Currently we initialise the dynamic
91 * configuration here.
Dan Handley9df48042015-03-19 18:58:55 +000092 */
Soby Mathew45e39e22018-03-26 15:16:46 +010093void bl2_plat_preload_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +000094{
Soby Mathew96a1c6b2018-01-15 14:45:33 +000095 arm_bl2_dyn_cfg_init();
Manish V Badarkhedd6f2522021-02-22 17:30:17 +000096
Manish V Badarkhed2f0a7a2021-06-25 23:43:33 +010097#if ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT
98 /* Always use the FIP from bank 0 */
99 arm_set_fip_addr(0U);
100#endif /* ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT */
Soby Mathew45e39e22018-03-26 15:16:46 +0100101}
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000102
Soby Mathew45e39e22018-03-26 15:16:46 +0100103/*
104 * Perform ARM standard platform setup.
105 */
106void arm_bl2_platform_setup(void)
107{
Dan Handley9df48042015-03-19 18:58:55 +0000108 /* Initialize the secure environment */
109 plat_arm_security_setup();
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100110
111#if defined(PLAT_ARM_MEM_PROT_ADDR)
Roberto Vargas550eb082018-01-05 16:00:05 +0000112 arm_nor_psci_do_static_mem_protect();
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100113#endif
Dan Handley9df48042015-03-19 18:58:55 +0000114}
115
116void bl2_platform_setup(void)
117{
118 arm_bl2_platform_setup();
119}
120
121/*******************************************************************************
122 * Perform the very early platform specific architectural setup here. At the
123 * moment this is only initializes the mmu in a quick and dirty way.
124 ******************************************************************************/
125void arm_bl2_plat_arch_setup(void)
126{
Soby Mathewb9856482018-09-18 11:42:42 +0100127#if USE_COHERENT_MEM && !ARM_CRYPTOCELL_INTEG
128 /*
129 * Ensure ARM platforms don't use coherent memory in BL2 unless
130 * cryptocell integration is enabled.
131 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100132 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handley9df48042015-03-19 18:58:55 +0000133#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100134
135 const mmap_region_t bl_regions[] = {
136 MAP_BL2_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100137 ARM_MAP_BL_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100138#if USE_ROMLIB
139 ARM_MAP_ROMLIB_CODE,
140 ARM_MAP_ROMLIB_DATA,
141#endif
Soby Mathewb9856482018-09-18 11:42:42 +0100142#if ARM_CRYPTOCELL_INTEG
143 ARM_MAP_BL_COHERENT_RAM,
144#endif
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100145 ARM_MAP_BL_CONFIG_REGION,
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100146 {0}
147 };
148
Roberto Vargas344ff022018-10-19 16:44:18 +0100149 setup_page_tables(bl_regions, plat_arm_get_mmap());
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100150
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700151#ifdef __aarch64__
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100152 enable_mmu_el1(0);
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700153#else
154 enable_mmu_svc_mon(0);
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100155#endif
Roberto Vargase3adc372018-05-23 09:27:06 +0100156
157 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000158}
159
160void bl2_plat_arch_setup(void)
161{
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100162 const struct dyn_cfg_dtb_info_t *tb_fw_config_info;
163
Dan Handley9df48042015-03-19 18:58:55 +0000164 arm_bl2_plat_arch_setup();
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100165
166 /* Fill the properties struct with the info from the config dtb */
Jimmy Brissond7297c72020-08-05 14:05:53 -0500167 fconf_populate("FW_CONFIG", config_base);
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100168
169 /* TB_FW_CONFIG was also loaded by BL1 */
170 tb_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TB_FW_CONFIG_ID);
171 assert(tb_fw_config_info != NULL);
172
173 fconf_populate("TB_FW", tb_fw_config_info->config_addr);
Dan Handley9df48042015-03-19 18:58:55 +0000174}
175
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000176int arm_bl2_handle_post_image_load(unsigned int image_id)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100177{
178 int err = 0;
179 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
Summer Qin9db8f2e2017-04-24 16:49:28 +0100180#ifdef SPD_opteed
181 bl_mem_params_node_t *pager_mem_params = NULL;
182 bl_mem_params_node_t *paged_mem_params = NULL;
183#endif
Zelaleme8dadb12020-02-05 14:12:39 -0600184 assert(bl_mem_params != NULL);
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100185
186 switch (image_id) {
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700187#ifdef __aarch64__
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100188 case BL32_IMAGE_ID:
Summer Qin9db8f2e2017-04-24 16:49:28 +0100189#ifdef SPD_opteed
190 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
191 assert(pager_mem_params);
192
193 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
194 assert(paged_mem_params);
195
196 err = parse_optee_header(&bl_mem_params->ep_info,
197 &pager_mem_params->image_info,
198 &paged_mem_params->image_info);
199 if (err != 0) {
200 WARN("OPTEE header parse error.\n");
201 }
202#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100203 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
204 break;
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100205#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100206
207 case BL33_IMAGE_ID:
208 /* BL33 expects to receive the primary CPU MPID (through r0) */
209 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
210 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
211 break;
212
213#ifdef SCP_BL2_BASE
214 case SCP_BL2_IMAGE_ID:
215 /* The subsequent handling of SCP_BL2 is platform specific */
216 err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
217 if (err) {
218 WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
219 }
220 break;
221#endif
Jonathan Wrightff957ed2018-03-14 15:24:00 +0000222 default:
223 /* Do nothing in default case */
224 break;
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100225 }
226
227 return err;
228}
229
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000230/*******************************************************************************
231 * This function can be used by the platforms to update/use image
232 * information for given `image_id`.
233 ******************************************************************************/
Daniel Boulby07d26872018-06-27 16:45:48 +0100234int arm_bl2_plat_handle_post_image_load(unsigned int image_id)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000235{
Balint Dobszay719ba9c2021-03-26 16:23:18 +0100236#if defined(SPD_spmd) && BL2_ENABLE_SP_LOAD
Manish Pandey1fa6ecb2020-02-25 11:38:19 +0000237 /* For Secure Partitions we don't need post processing */
238 if ((image_id >= (MAX_NUMBER_IDS - MAX_SP_IDS)) &&
239 (image_id < MAX_NUMBER_IDS)) {
240 return 0;
241 }
242#endif
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000243 return arm_bl2_handle_post_image_load(image_id);
244}
245
Daniel Boulby07d26872018-06-27 16:45:48 +0100246int bl2_plat_handle_post_image_load(unsigned int image_id)
247{
248 return arm_bl2_plat_handle_post_image_load(image_id);
249}
Alexei Fedorovc7176172020-07-13 12:11:05 +0100250
251#if MEASURED_BOOT
252/* Read TCG_DIGEST_SIZE bytes of BL2 hash data */
253void bl2_plat_get_hash(void *data)
254{
255 arm_bl2_get_hash(data);
256}
257#endif