blob: ed43c379d347807561ae1fb33309d09b1c2c79a9 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Roberto Vargas2ca18d92018-02-12 12:36:17 +00002 * Copyright (c) 2015-2018, ARM Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6#include <arch.h>
7#include <arch_helpers.h>
Antonio Nino Diazf09d0032017-04-11 14:04:56 +01008#include <arm_xlat_tables.h>
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +01009#include <assert.h>
Yatharth Kochar3c0087a2016-04-14 14:49:37 +010010#include <debug.h>
Dan Handley9df48042015-03-19 18:58:55 +000011#include <mmio.h>
12#include <plat_arm.h>
Roberto Vargas2ca18d92018-02-12 12:36:17 +000013#include <platform.h>
Roberto Vargase3adc372018-05-23 09:27:06 +010014#include <platform_def.h>
15#include <romlib.h>
Antonio Nino Diaz7289f922017-11-09 11:34:09 +000016#include <secure_partition.h>
Dan Handley9df48042015-03-19 18:58:55 +000017
Dan Handley9df48042015-03-19 18:58:55 +000018/* Weak definitions may be overridden in specific ARM standard platform */
19#pragma weak plat_get_ns_image_entrypoint
Vikram Kanigiri07035432015-11-12 18:52:34 +000020#pragma weak plat_arm_get_mmap
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010021
22/* Conditionally provide a weak definition of plat_get_syscnt_freq2 to avoid
23 * conflicts with the definition in plat/common. */
24#if ERROR_DEPRECATED
25#pragma weak plat_get_syscnt_freq2
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +010026#endif
Roberto Vargase3adc372018-05-23 09:27:06 +010027
28
29void arm_setup_romlib(void)
30{
31#if USE_ROMLIB
32 if (!rom_lib_init(ROMLIB_VERSION))
33 panic();
34#endif
35}
Dan Handley9df48042015-03-19 18:58:55 +000036
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010037/*
38 * Set up the page tables for the generic and platform-specific memory regions.
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010039 * The size of the Trusted SRAM seen by the BL image must be specified as well
40 * as an array specifying the generic memory regions which can be;
Sandrine Bailleuxecdc4d32016-07-08 14:38:16 +010041 * - Code section;
42 * - Read-only data section;
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010043 * - Coherent memory region, if applicable.
44 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010045
46void arm_setup_page_tables(const mmap_region_t bl_regions[],
47 const mmap_region_t plat_regions[])
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010048{
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010049#if LOG_LEVEL >= LOG_LEVEL_VERBOSE
50 const mmap_region_t *regions = bl_regions;
51
52 while (regions->size != 0U) {
53 VERBOSE("Region: 0x%lx - 0x%lx has attributes 0x%x\n",
54 regions->base_va,
55 (regions->base_va + regions->size),
56 regions->attr);
57 regions++;
58 }
59#endif
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010060 /*
61 * Map the Trusted SRAM with appropriate memory attributes.
62 * Subsequent mappings will adjust the attributes for specific regions.
63 */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010064 mmap_add(bl_regions);
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010065 /* Now (re-)map the platform-specific memory regions */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010066 mmap_add(plat_regions);
Dan Handley9df48042015-03-19 18:58:55 +000067
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +010068 /* Create the page tables to reflect the above mappings */
69 init_xlat_tables();
70}
Dan Handley9df48042015-03-19 18:58:55 +000071
Soby Mathew21f93612016-03-23 10:11:10 +000072uintptr_t plat_get_ns_image_entrypoint(void)
Dan Handley9df48042015-03-19 18:58:55 +000073{
Soby Mathew4876ae32016-05-09 17:20:10 +010074#ifdef PRELOADED_BL33_BASE
75 return PRELOADED_BL33_BASE;
76#else
Dan Handley9df48042015-03-19 18:58:55 +000077 return PLAT_ARM_NS_IMAGE_OFFSET;
Soby Mathew4876ae32016-05-09 17:20:10 +010078#endif
Dan Handley9df48042015-03-19 18:58:55 +000079}
80
81/*******************************************************************************
82 * Gets SPSR for BL32 entry
83 ******************************************************************************/
84uint32_t arm_get_spsr_for_bl32_entry(void)
85{
86 /*
87 * The Secure Payload Dispatcher service is responsible for
Juan Castillo7d199412015-12-14 09:35:25 +000088 * setting the SPSR prior to entry into the BL32 image.
Dan Handley9df48042015-03-19 18:58:55 +000089 */
90 return 0;
91}
92
93/*******************************************************************************
94 * Gets SPSR for BL33 entry
95 ******************************************************************************/
Soby Mathew0d268dc2016-07-11 14:13:56 +010096#ifndef AARCH32
Dan Handley9df48042015-03-19 18:58:55 +000097uint32_t arm_get_spsr_for_bl33_entry(void)
98{
Dan Handley9df48042015-03-19 18:58:55 +000099 unsigned int mode;
100 uint32_t spsr;
101
102 /* Figure out what mode we enter the non-secure world in */
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000103 mode = EL_IMPLEMENTED(2) ? MODE_EL2 : MODE_EL1;
Dan Handley9df48042015-03-19 18:58:55 +0000104
105 /*
106 * TODO: Consider the possibility of specifying the SPSR in
107 * the FIP ToC and allowing the platform to have a say as
108 * well.
109 */
110 spsr = SPSR_64(mode, MODE_SP_ELX, DISABLE_ALL_EXCEPTIONS);
111 return spsr;
112}
Soby Mathew0d268dc2016-07-11 14:13:56 +0100113#else
114/*******************************************************************************
115 * Gets SPSR for BL33 entry
116 ******************************************************************************/
117uint32_t arm_get_spsr_for_bl33_entry(void)
118{
119 unsigned int hyp_status, mode, spsr;
120
121 hyp_status = GET_VIRT_EXT(read_id_pfr1());
122
123 mode = (hyp_status) ? MODE32_hyp : MODE32_svc;
124
125 /*
126 * TODO: Consider the possibility of specifying the SPSR in
127 * the FIP ToC and allowing the platform to have a say as
128 * well.
129 */
130 spsr = SPSR_MODE32(mode, plat_get_ns_image_entrypoint() & 0x1,
131 SPSR_E_LITTLE, DISABLE_ALL_EXCEPTIONS);
132 return spsr;
133}
134#endif /* AARCH32 */
Dan Handley9df48042015-03-19 18:58:55 +0000135
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100136/*******************************************************************************
137 * Configures access to the system counter timer module.
138 ******************************************************************************/
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800139#ifdef ARM_SYS_TIMCTL_BASE
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100140void arm_configure_sys_timer(void)
141{
142 unsigned int reg_val;
143
Soby Mathew2d9f7952018-06-11 16:21:30 +0100144 /* Read the frequency of the system counter */
145 unsigned int freq_val = plat_get_syscnt_freq2();
146
Juan Castilloaadf19a2015-11-06 16:02:32 +0000147#if ARM_CONFIG_CNTACR
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100148 reg_val = (1 << CNTACR_RPCT_SHIFT) | (1 << CNTACR_RVCT_SHIFT);
149 reg_val |= (1 << CNTACR_RFRQ_SHIFT) | (1 << CNTACR_RVOFF_SHIFT);
150 reg_val |= (1 << CNTACR_RWVT_SHIFT) | (1 << CNTACR_RWPT_SHIFT);
151 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTACR_BASE(PLAT_ARM_NSTIMER_FRAME_ID), reg_val);
Juan Castilloaadf19a2015-11-06 16:02:32 +0000152#endif /* ARM_CONFIG_CNTACR */
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100153
154 reg_val = (1 << CNTNSAR_NS_SHIFT(PLAT_ARM_NSTIMER_FRAME_ID));
155 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTNSAR, reg_val);
Soby Mathew2d9f7952018-06-11 16:21:30 +0100156
157 /*
158 * Initialize CNTFRQ register in CNTCTLBase frame. The CNTFRQ
159 * system register initialized during psci_arch_setup() is different
160 * from this and has to be updated independently.
161 */
162 mmio_write_32(ARM_SYS_TIMCTL_BASE + CNTCTLBASE_CNTFRQ, freq_val);
163
164#ifdef PLAT_juno
165 /*
166 * Initialize CNTFRQ register in Non-secure CNTBase frame.
167 * This is only required for Juno, because it doesn't follow ARM ARM
168 * in that the value updated in CNTFRQ is not reflected in CNTBASE_CNTFRQ.
169 * Hence update the value manually.
170 */
171 mmio_write_32(ARM_SYS_CNT_BASE_NS + CNTBASE_CNTFRQ, freq_val);
172#endif
Soby Mathew61e8d0b2015-10-12 17:32:29 +0100173}
Soren Brinkmann3d80b712016-03-06 20:23:39 -0800174#endif /* ARM_SYS_TIMCTL_BASE */
Vikram Kanigiri07035432015-11-12 18:52:34 +0000175
176/*******************************************************************************
177 * Returns ARM platform specific memory map regions.
178 ******************************************************************************/
179const mmap_region_t *plat_arm_get_mmap(void)
180{
181 return plat_arm_mmap;
182}
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100183
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100184#ifdef ARM_SYS_CNTCTL_BASE
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100185
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100186unsigned int plat_get_syscnt_freq2(void)
187{
Sandrine Bailleuxa8ef6652016-06-03 15:00:46 +0100188 unsigned int counter_base_frequency;
Yatharth Kochar3c0087a2016-04-14 14:49:37 +0100189
190 /* Read the frequency from Frequency modes table */
191 counter_base_frequency = mmio_read_32(ARM_SYS_CNTCTL_BASE + CNTFID_OFF);
192
193 /* The first entry of the frequency modes table must not be 0 */
194 if (counter_base_frequency == 0)
195 panic();
196
197 return counter_base_frequency;
198}
Antonio Nino Diaze82e29c2016-05-19 10:00:28 +0100199
Yatharth Kochar0b49fb72016-04-26 10:36:29 +0100200#endif /* ARM_SYS_CNTCTL_BASE */
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100201
202#if SDEI_SUPPORT
203/*
204 * Translate SDEI entry point to PA, and perform standard ARM entry point
205 * validation on it.
206 */
207int plat_sdei_validate_entry_point(uintptr_t ep, unsigned int client_mode)
208{
209 uint64_t par, pa;
210 uint32_t scr_el3;
211
212 /* Doing Non-secure address translation requires SCR_EL3.NS set */
213 scr_el3 = read_scr_el3();
214 write_scr_el3(scr_el3 | SCR_NS_BIT);
215 isb();
216
217 assert((client_mode == MODE_EL2) || (client_mode == MODE_EL1));
218 if (client_mode == MODE_EL2) {
219 /*
220 * Translate entry point to Physical Address using the EL2
221 * translation regime.
222 */
223 ats1e2r(ep);
224 } else {
225 /*
226 * Translate entry point to Physical Address using the EL1&0
227 * translation regime, including stage 2.
228 */
229 ats12e1r(ep);
230 }
231 isb();
232 par = read_par_el1();
233
234 /* Restore original SCRL_EL3 */
235 write_scr_el3(scr_el3);
236 isb();
237
238 /* If the translation resulted in fault, return failure */
239 if ((par & PAR_F_MASK) != 0)
240 return -1;
241
242 /* Extract Physical Address from PAR */
243 pa = (par & (PAR_ADDR_MASK << PAR_ADDR_SHIFT));
244
245 /* Perform NS entry point validation on the physical address */
246 return arm_validate_ns_entrypoint(pa);
247}
248#endif