blob: dddfe3a7cab7595a3afde4698cddf7f6c5c77603 [file] [log] [blame]
Yann Gautier66386952018-07-05 16:49:51 +02001// SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
2/*
Yann Gautier38fa24e2024-11-22 15:01:10 +01003 * Copyright (c) 2017-2025, STMicroelectronics - All Rights Reserved
Yann Gautier66386952018-07-05 16:49:51 +02004 * Author: Ludovic Barre <ludovic.barre@st.com> for STMicroelectronics.
5 */
Yann Gautier66386952018-07-05 16:49:51 +02006/dts-v1/;
7
Yann Gautier4ede20a2020-09-18 15:04:14 +02008#include "stm32mp157.dtsi"
9#include "stm32mp15xc.dtsi"
10#include "stm32mp15-pinctrl.dtsi"
11#include "stm32mp15xxaa-pinctrl.dtsi"
12#include <dt-bindings/clock/stm32mp1-clksrc.h>
13#include "stm32mp15-ddr3-2x4Gb-1066-binG.dtsi"
Yann Gautier66386952018-07-05 16:49:51 +020014
15/ {
Yann Gautier7b7e4bf2019-01-17 19:16:03 +010016 model = "STMicroelectronics STM32MP157C eval daughter";
Yann Gautier66386952018-07-05 16:49:51 +020017 compatible = "st,stm32mp157c-ed1", "st,stm32mp157";
18
Yann Gautierc55e2ee2023-10-18 14:17:04 +020019 aliases {
20 serial0 = &uart4;
21 };
22
Yann Gautier66386952018-07-05 16:49:51 +020023 chosen {
Yann Gautier7b7e4bf2019-01-17 19:16:03 +010024 stdout-path = "serial0:115200n8";
Yann Gautier66386952018-07-05 16:49:51 +020025 };
Yann Gautier7b7e4bf2019-01-17 19:16:03 +010026
Yann Gautier4ede20a2020-09-18 15:04:14 +020027 memory@c0000000 {
28 device_type = "memory";
29 reg = <0xC0000000 0x40000000>;
30 };
Yann Gautier7b7e4bf2019-01-17 19:16:03 +010031};
32
Yann Gautier4ede20a2020-09-18 15:04:14 +020033&bsec {
Yann Gautier4c68e562024-01-04 11:45:31 +010034 board_id: board-id@ec {
Yann Gautier4ede20a2020-09-18 15:04:14 +020035 reg = <0xec 0x4>;
Nicolas Le Bayon6a7c5742019-09-10 14:18:27 +020036 st,non-secure-otp;
Yann Gautier4ede20a2020-09-18 15:04:14 +020037 };
38};
39
Yann Gautier7b7e4bf2019-01-17 19:16:03 +010040&clk_hse {
41 st,digbypass;
Yann Gautier66386952018-07-05 16:49:51 +020042};
43
Yann Gautier4ede20a2020-09-18 15:04:14 +020044&cpu0 {
45 cpu-supply = <&vddcore>;
46};
47
48&cpu1 {
49 cpu-supply = <&vddcore>;
50};
51
52&cryp1 {
Yann Gautierbb053d52021-10-20 17:22:32 +020053 status = "okay";
Yann Gautier4ede20a2020-09-18 15:04:14 +020054};
55
Yann Gautier3466d682020-10-13 18:05:06 +020056&hash1 {
57 status = "okay";
58};
59
Yann Gautier66386952018-07-05 16:49:51 +020060&i2c4 {
61 pinctrl-names = "default";
62 pinctrl-0 = <&i2c4_pins_a>;
63 i2c-scl-rising-time-ns = <185>;
64 i2c-scl-falling-time-ns = <20>;
Yann Gautier4ede20a2020-09-18 15:04:14 +020065 clock-frequency = <400000>;
Yann Gautier66386952018-07-05 16:49:51 +020066 status = "okay";
67
Yann Gautiera45433b2019-01-16 18:31:00 +010068 pmic: stpmic@33 {
69 compatible = "st,stpmic1";
Yann Gautier66386952018-07-05 16:49:51 +020070 reg = <0x33>;
Yann Gautier7b7e4bf2019-01-17 19:16:03 +010071 interrupts-extended = <&exti_pwr 55 IRQ_TYPE_EDGE_FALLING>;
72 interrupt-controller;
73 #interrupt-cells = <2>;
Yann Gautier66386952018-07-05 16:49:51 +020074 status = "okay";
75
Yann Gautier66386952018-07-05 16:49:51 +020076 regulators {
Yann Gautiera45433b2019-01-16 18:31:00 +010077 compatible = "st,stpmic1-regulators";
Yann Gautier7b7e4bf2019-01-17 19:16:03 +010078 ldo1-supply = <&v3v3>;
79 ldo2-supply = <&v3v3>;
80 ldo3-supply = <&vdd_ddr>;
81 ldo5-supply = <&v3v3>;
82 ldo6-supply = <&v3v3>;
Yann Gautier4ede20a2020-09-18 15:04:14 +020083 pwr_sw1-supply = <&bst_out>;
84 pwr_sw2-supply = <&bst_out>;
Yann Gautier7b7e4bf2019-01-17 19:16:03 +010085
86 vddcore: buck1 {
87 regulator-name = "vddcore";
Yann Gautierf3928f62019-02-14 11:15:03 +010088 regulator-min-microvolt = <1200000>;
Yann Gautier7b7e4bf2019-01-17 19:16:03 +010089 regulator-max-microvolt = <1350000>;
90 regulator-always-on;
91 regulator-initial-mode = <0>;
92 regulator-over-current-protection;
93 };
94
95 vdd_ddr: buck2 {
96 regulator-name = "vdd_ddr";
97 regulator-min-microvolt = <1350000>;
98 regulator-max-microvolt = <1350000>;
99 regulator-always-on;
100 regulator-initial-mode = <0>;
101 regulator-over-current-protection;
102 };
103
104 vdd: buck3 {
105 regulator-name = "vdd";
106 regulator-min-microvolt = <3300000>;
107 regulator-max-microvolt = <3300000>;
108 regulator-always-on;
109 st,mask-reset;
110 regulator-initial-mode = <0>;
111 regulator-over-current-protection;
112 };
113
Yann Gautier66386952018-07-05 16:49:51 +0200114 v3v3: buck4 {
115 regulator-name = "v3v3";
116 regulator-min-microvolt = <3300000>;
117 regulator-max-microvolt = <3300000>;
Yann Gautier7b7e4bf2019-01-17 19:16:03 +0100118 regulator-always-on;
Yann Gautier66386952018-07-05 16:49:51 +0200119 regulator-over-current-protection;
Yann Gautier7b7e4bf2019-01-17 19:16:03 +0100120 regulator-initial-mode = <0>;
121 };
122
123 vdda: ldo1 {
124 regulator-name = "vdda";
125 regulator-min-microvolt = <2900000>;
126 regulator-max-microvolt = <2900000>;
127 };
Yann Gautier66386952018-07-05 16:49:51 +0200128
Yann Gautier7b7e4bf2019-01-17 19:16:03 +0100129 v2v8: ldo2 {
130 regulator-name = "v2v8";
131 regulator-min-microvolt = <2800000>;
132 regulator-max-microvolt = <2800000>;
Yann Gautier66386952018-07-05 16:49:51 +0200133 };
134
Yann Gautier7b7e4bf2019-01-17 19:16:03 +0100135 vtt_ddr: ldo3 {
136 regulator-name = "vtt_ddr";
Yann Gautier7b7e4bf2019-01-17 19:16:03 +0100137 regulator-always-on;
138 regulator-over-current-protection;
Pascal Paillet1b7e8ff2021-01-07 18:05:46 +0100139 st,regulator-sink-source;
Yann Gautier7b7e4bf2019-01-17 19:16:03 +0100140 };
141
142 vdd_usb: ldo4 {
143 regulator-name = "vdd_usb";
Pascal Paillet1b7e8ff2021-01-07 18:05:46 +0100144 regulator-min-microvolt = <3300000>;
145 regulator-max-microvolt = <3300000>;
Yann Gautier7b7e4bf2019-01-17 19:16:03 +0100146 };
147
Yann Gautier66386952018-07-05 16:49:51 +0200148 vdd_sd: ldo5 {
149 regulator-name = "vdd_sd";
150 regulator-min-microvolt = <2900000>;
151 regulator-max-microvolt = <2900000>;
152 regulator-boot-on;
Yann Gautier7b7e4bf2019-01-17 19:16:03 +0100153 };
Yann Gautier66386952018-07-05 16:49:51 +0200154
Yann Gautier7b7e4bf2019-01-17 19:16:03 +0100155 v1v8: ldo6 {
156 regulator-name = "v1v8";
157 regulator-min-microvolt = <1800000>;
158 regulator-max-microvolt = <1800000>;
159 };
160
161 vref_ddr: vref_ddr {
162 regulator-name = "vref_ddr";
163 regulator-always-on;
Yann Gautier66386952018-07-05 16:49:51 +0200164 };
Yann Gautier66386952018-07-05 16:49:51 +0200165
Yann Gautier4ede20a2020-09-18 15:04:14 +0200166 bst_out: boost {
167 regulator-name = "bst_out";
168 };
Yann Gautier3edc7c32019-05-20 19:17:08 +0200169
Yann Gautier4ede20a2020-09-18 15:04:14 +0200170 vbus_otg: pwr_sw1 {
171 regulator-name = "vbus_otg";
Yann Gautier2385c952022-10-21 11:25:49 +0200172 };
Yann Gautier66386952018-07-05 16:49:51 +0200173
Yann Gautier2385c952022-10-21 11:25:49 +0200174 vbus_sw: pwr_sw2 {
Yann Gautier4ede20a2020-09-18 15:04:14 +0200175 regulator-name = "vbus_sw";
176 regulator-active-discharge = <1>;
Yann Gautier2385c952022-10-21 11:25:49 +0200177 };
Yann Gautier4ede20a2020-09-18 15:04:14 +0200178 };
Yann Gautier4ede20a2020-09-18 15:04:14 +0200179 };
Yann Gautier66386952018-07-05 16:49:51 +0200180};
181
Yann Gautier4ede20a2020-09-18 15:04:14 +0200182&iwdg2 {
183 timeout-sec = <32>;
Yann Gautier66386952018-07-05 16:49:51 +0200184 status = "okay";
185};
186
Yann Gautier4ede20a2020-09-18 15:04:14 +0200187&pwr_regulators {
188 vdd-supply = <&vdd>;
189 vdd_3v3_usbfs-supply = <&vdd_usb>;
Yann Gautier66386952018-07-05 16:49:51 +0200190};
191
Yann Gautier66386952018-07-05 16:49:51 +0200192&rcc {
193 st,clksrc = <
194 CLK_MPU_PLL1P
195 CLK_AXI_PLL2P
Yann Gautiered342322019-02-15 17:33:27 +0100196 CLK_MCU_PLL3P
Valentin Carond3afe912024-12-11 11:20:04 +0100197 CLK_RTC_LSE
Yann Gautier66386952018-07-05 16:49:51 +0200198 CLK_CKPER_HSE
199 CLK_FMC_ACLK
200 CLK_QSPI_ACLK
Yann Gautier7b7e4bf2019-01-17 19:16:03 +0100201 CLK_SDMMC12_PLL4P
Yann Gautier66386952018-07-05 16:49:51 +0200202 CLK_STGEN_HSE
Yann Gautier66386952018-07-05 16:49:51 +0200203 CLK_I2C46_HSI
Yann Gautier66386952018-07-05 16:49:51 +0200204 CLK_UART24_HSI
Yann Gautier66386952018-07-05 16:49:51 +0200205 >;
206
Gabriel Fernandezdf4be522022-08-16 11:40:03 +0200207 st,clkdiv = <
208 DIV(DIV_MPU, 1)
209 DIV(DIV_AXI, 0)
210 DIV(DIV_MCU, 0)
211 DIV(DIV_APB1, 1)
212 DIV(DIV_APB2, 1)
213 DIV(DIV_APB3, 1)
214 DIV(DIV_APB4, 1)
215 DIV(DIV_APB5, 2)
Valentin Carond3afe912024-12-11 11:20:04 +0100216 DIV(DIV_RTC, 23)
Gabriel Fernandezdf4be522022-08-16 11:40:03 +0200217 >;
218
219 st,pll_vco {
Gabriel Fernandezdf4be522022-08-16 11:40:03 +0200220 pll2_vco_1066Mhz: pll2-vco-1066Mhz {
221 src = <CLK_PLL12_HSE>;
222 divmn = <2 65>;
223 frac = <0x1400>;
224 };
225
226 pll3_vco_417Mhz: pll3-vco-417Mhz {
227 src = <CLK_PLL3_HSE>;
228 divmn = <1 33>;
229 frac = <0x1a04>;
230 };
231
232 pll4_vco_594Mhz: pll4-vco-594Mhz {
233 src = <CLK_PLL4_HSE>;
234 divmn = <3 98>;
235 };
236 };
237
Yann Gautier66386952018-07-05 16:49:51 +0200238 /* VCO = 1066.0 MHz => P = 266 (AXI), Q = 533 (GPU), R = 533 (DDR) */
239 pll2: st,pll@1 {
Yann Gautier49b02372021-05-17 11:25:37 +0200240 compatible = "st,stm32mp1-pll";
241 reg = <1>;
Gabriel Fernandezdf4be522022-08-16 11:40:03 +0200242
243 st,pll = <&pll2_cfg1>;
244
245 pll2_cfg1: pll2_cfg1 {
246 st,pll_vco = <&pll2_vco_1066Mhz>;
247 st,pll_div_pqr = <1 0 0>;
248 };
Yann Gautier66386952018-07-05 16:49:51 +0200249 };
250
Yann Gautier7b7e4bf2019-01-17 19:16:03 +0100251 /* VCO = 417.8 MHz => P = 209, Q = 24, R = 11 */
Yann Gautier66386952018-07-05 16:49:51 +0200252 pll3: st,pll@2 {
Yann Gautier49b02372021-05-17 11:25:37 +0200253 compatible = "st,stm32mp1-pll";
254 reg = <2>;
Gabriel Fernandezdf4be522022-08-16 11:40:03 +0200255
256 st,pll = <&pll3_cfg1>;
257
258 pll3_cfg1: pll3_cfg1 {
259 st,pll_vco = <&pll3_vco_417Mhz>;
260 st,pll_div_pqr = <1 16 36>;
261 };
Yann Gautier66386952018-07-05 16:49:51 +0200262 };
263
Yann Gautier7b7e4bf2019-01-17 19:16:03 +0100264 /* VCO = 594.0 MHz => P = 99, Q = 74, R = 74 */
Yann Gautier66386952018-07-05 16:49:51 +0200265 pll4: st,pll@3 {
Yann Gautier49b02372021-05-17 11:25:37 +0200266 compatible = "st,stm32mp1-pll";
267 reg = <3>;
Gabriel Fernandezdf4be522022-08-16 11:40:03 +0200268
269 st,pll = <&pll4_cfg1>;
270
271 pll4_cfg1: pll4_cfg1 {
272 st,pll_vco = <&pll4_vco_594Mhz>;
273 st,pll_div_pqr = <5 7 7>;
274 };
Yann Gautier66386952018-07-05 16:49:51 +0200275 };
276};
277
Yann Gautier4ede20a2020-09-18 15:04:14 +0200278&rng1 {
279 status = "okay";
280};
281
282&rtc {
283 status = "okay";
284};
285
286&sdmmc1 {
287 pinctrl-names = "default";
288 pinctrl-0 = <&sdmmc1_b4_pins_a &sdmmc1_dir_pins_a>;
289 disable-wp;
290 st,sig-dir;
291 st,neg-edge;
292 st,use-ckin;
293 bus-width = <4>;
294 vmmc-supply = <&vdd_sd>;
295 sd-uhs-sdr12;
296 sd-uhs-sdr25;
297 sd-uhs-sdr50;
298 sd-uhs-ddr50;
299 status = "okay";
300};
301
302&sdmmc2 {
303 pinctrl-names = "default";
304 pinctrl-0 = <&sdmmc2_b4_pins_a &sdmmc2_d47_pins_a>;
305 non-removable;
306 no-sd;
307 no-sdio;
308 st,neg-edge;
309 bus-width = <8>;
310 vmmc-supply = <&v3v3>;
311 vqmmc-supply = <&vdd>;
312 mmc-ddr-3_3v;
313 status = "okay";
314};
315
316&uart4 {
317 pinctrl-names = "default";
318 pinctrl-0 = <&uart4_pins_a>;
319 status = "okay";
Yann Gautier990ecea2019-06-04 17:24:36 +0200320};