blob: 30d0647918f1a366ecc4cfd1118abaedf72442b0 [file] [log] [blame]
Dan Handley9df48042015-03-19 18:58:55 +00001/*
Rohit Mathewf085b872023-12-20 17:29:18 +00002 * Copyright (c) 2015-2024, Arm Limited and Contributors. All rights reserved.
Dan Handley9df48042015-03-19 18:58:55 +00003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Dan Handley9df48042015-03-19 18:58:55 +00005 */
6
Yatharth Kocharf9a0f162016-09-13 17:07:57 +01007#include <assert.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +00008#include <string.h>
9
10#include <platform_def.h>
11
Zelalem Aweke5085abd2021-07-13 17:19:54 -050012#include <arch_features.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000013#include <arch_helpers.h>
14#include <common/bl_common.h>
15#include <common/debug.h>
16#include <common/desc_image_load.h>
17#include <drivers/generic_delay_timer.h>
Manish V Badarkhedd6f2522021-02-22 17:30:17 +000018#include <drivers/partition/partition.h>
Louis Mayencourt81bd9162019-10-17 15:14:25 +010019#include <lib/fconf/fconf.h>
Manish V Badarkhe99a8e142020-06-11 22:32:11 +010020#include <lib/fconf/fconf_dyn_cfg_getter.h>
johpow019d134022021-06-16 17:57:28 -050021#include <lib/gpt_rme/gpt_rme.h>
Summer Qin9db8f2e2017-04-24 16:49:28 +010022#ifdef SPD_opteed
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000023#include <lib/optee_utils.h>
Summer Qin9db8f2e2017-04-24 16:49:28 +010024#endif
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000025#include <lib/utils.h>
Antonio Nino Diazbd7b7402019-01-25 14:30:04 +000026#include <plat/arm/common/plat_arm.h>
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000027#include <plat/common/platform.h>
28
Dan Handley9df48042015-03-19 18:58:55 +000029/* Data structure which holds the extents of the trusted SRAM for BL2 */
30static meminfo_t bl2_tzram_layout __aligned(CACHE_WRITEBACK_GRANULE);
31
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +010032/* Base address of fw_config received from BL1 */
Jimmy Brissond7297c72020-08-05 14:05:53 -050033static uintptr_t config_base;
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +010034
Soby Mathewc44110d2018-02-20 12:50:47 +000035/*
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010036 * Check that BL2_BASE is above ARM_FW_CONFIG_LIMIT. This reserved page is
Soby Mathewaf14b462018-06-01 16:53:38 +010037 * for `meminfo_t` data structure and fw_configs passed from BL1.
Soby Mathewc44110d2018-02-20 12:50:47 +000038 */
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010039CASSERT(BL2_BASE >= ARM_FW_CONFIG_LIMIT, assert_bl2_base_overflows);
Soby Mathewc44110d2018-02-20 12:50:47 +000040
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010041/* Weak definitions may be overridden in specific ARM standard platform */
Soby Mathew7d5a2e72018-01-10 15:59:31 +000042#pragma weak bl2_early_platform_setup2
Yatharth Kocharf9a0f162016-09-13 17:07:57 +010043#pragma weak bl2_platform_setup
44#pragma weak bl2_plat_arch_setup
45#pragma weak bl2_plat_sec_mem_layout
46
Zelalem Aweke65e92632021-07-12 22:33:55 -050047#if ENABLE_RME
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010048#define MAP_BL2_TOTAL MAP_REGION_FLAT( \
49 bl2_tzram_layout.total_base, \
50 bl2_tzram_layout.total_size, \
Zelalem Aweke65e92632021-07-12 22:33:55 -050051 MT_MEMORY | MT_RW | MT_ROOT)
52#else
53#define MAP_BL2_TOTAL MAP_REGION_FLAT( \
54 bl2_tzram_layout.total_base, \
55 bl2_tzram_layout.total_size, \
Daniel Boulby45a2c9e2018-07-06 16:54:44 +010056 MT_MEMORY | MT_RW | MT_SECURE)
Zelalem Aweke65e92632021-07-12 22:33:55 -050057#endif /* ENABLE_RME */
Dimitris Papastamos9576baa2018-06-08 13:17:26 +010058
Daniel Boulby07d26872018-06-27 16:45:48 +010059#pragma weak arm_bl2_plat_handle_post_image_load
Dimitris Papastamos9576baa2018-06-08 13:17:26 +010060
Dan Handley9df48042015-03-19 18:58:55 +000061/*******************************************************************************
62 * BL1 has passed the extents of the trusted SRAM that should be visible to BL2
63 * in x0. This memory layout is sitting at the base of the free trusted SRAM.
64 * Copy it to a safe location before its reclaimed by later BL2 functionality.
65 ******************************************************************************/
Manish V Badarkhe1da211a2020-05-31 10:17:59 +010066void arm_bl2_early_platform_setup(uintptr_t fw_config,
Sandrine Bailleuxb3b6e222018-07-11 12:44:22 +020067 struct meminfo *mem_layout)
Dan Handley9df48042015-03-19 18:58:55 +000068{
Govindraj Raja70154422023-10-24 14:50:23 -050069 int __maybe_unused ret;
70
Dan Handley9df48042015-03-19 18:58:55 +000071 /* Initialize the console to provide early debug support */
Antonio Nino Diaz23ede6a2018-06-19 09:29:36 +010072 arm_console_boot_init();
Dan Handley9df48042015-03-19 18:58:55 +000073
74 /* Setup the BL2 memory layout */
75 bl2_tzram_layout = *mem_layout;
76
Jimmy Brissond7297c72020-08-05 14:05:53 -050077 config_base = fw_config;
Louis Mayencourt81bd9162019-10-17 15:14:25 +010078
Dan Handley9df48042015-03-19 18:58:55 +000079 /* Initialise the IO layer and register platform IO devices */
80 plat_arm_io_setup();
Manish V Badarkhedd6f2522021-02-22 17:30:17 +000081
82 /* Load partition table */
83#if ARM_GPT_SUPPORT
Govindraj Raja70154422023-10-24 14:50:23 -050084 ret = gpt_partition_init();
85 if (ret != 0) {
86 ERROR("GPT partition initialisation failed!\n");
87 panic();
88 }
Manish V Badarkhedd6f2522021-02-22 17:30:17 +000089
Govindraj Raja70154422023-10-24 14:50:23 -050090#endif /* ARM_GPT_SUPPORT */
Dan Handley9df48042015-03-19 18:58:55 +000091}
92
Soby Mathew7d5a2e72018-01-10 15:59:31 +000093void bl2_early_platform_setup2(u_register_t arg0, u_register_t arg1, u_register_t arg2, u_register_t arg3)
Dan Handley9df48042015-03-19 18:58:55 +000094{
Soby Mathew96a1c6b2018-01-15 14:45:33 +000095 arm_bl2_early_platform_setup((uintptr_t)arg0, (meminfo_t *)arg1);
96
Soby Mathew1ced6b82017-06-12 12:37:10 +010097 generic_delay_timer_init();
Dan Handley9df48042015-03-19 18:58:55 +000098}
99
100/*
Soby Mathew45e39e22018-03-26 15:16:46 +0100101 * Perform BL2 preload setup. Currently we initialise the dynamic
102 * configuration here.
Dan Handley9df48042015-03-19 18:58:55 +0000103 */
Soby Mathew45e39e22018-03-26 15:16:46 +0100104void bl2_plat_preload_setup(void)
Dan Handley9df48042015-03-19 18:58:55 +0000105{
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000106 arm_bl2_dyn_cfg_init();
Manish V Badarkhedd6f2522021-02-22 17:30:17 +0000107
Manish V Badarkhed2f0a7a2021-06-25 23:43:33 +0100108#if ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT
109 /* Always use the FIP from bank 0 */
110 arm_set_fip_addr(0U);
111#endif /* ARM_GPT_SUPPORT && !PSA_FWU_SUPPORT */
Soby Mathew45e39e22018-03-26 15:16:46 +0100112}
Soby Mathew96a1c6b2018-01-15 14:45:33 +0000113
Soby Mathew45e39e22018-03-26 15:16:46 +0100114/*
115 * Perform ARM standard platform setup.
116 */
117void arm_bl2_platform_setup(void)
118{
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500119#if !ENABLE_RME
Dan Handley9df48042015-03-19 18:58:55 +0000120 /* Initialize the secure environment */
121 plat_arm_security_setup();
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500122#endif
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100123
124#if defined(PLAT_ARM_MEM_PROT_ADDR)
Roberto Vargas550eb082018-01-05 16:00:05 +0000125 arm_nor_psci_do_static_mem_protect();
Roberto Vargasa1c16b62017-08-03 09:16:43 +0100126#endif
Dan Handley9df48042015-03-19 18:58:55 +0000127}
128
129void bl2_platform_setup(void)
130{
131 arm_bl2_platform_setup();
132}
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500133
Dan Handley9df48042015-03-19 18:58:55 +0000134/*******************************************************************************
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500135 * Perform the very early platform specific architectural setup here.
136 * When RME is enabled the secure environment is initialised before
137 * initialising and enabling Granule Protection.
138 * This function initialises the MMU in a quick and dirty way.
Dan Handley9df48042015-03-19 18:58:55 +0000139 ******************************************************************************/
140void arm_bl2_plat_arch_setup(void)
141{
Sandrine Bailleux2f37ce62023-10-26 15:14:42 +0200142#if USE_COHERENT_MEM
143 /* Ensure ARM platforms don't use coherent memory in BL2. */
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100144 assert((BL_COHERENT_RAM_END - BL_COHERENT_RAM_BASE) == 0U);
Dan Handley9df48042015-03-19 18:58:55 +0000145#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100146
147 const mmap_region_t bl_regions[] = {
148 MAP_BL2_TOTAL,
Daniel Boulby4e97abd2018-07-16 14:09:15 +0100149 ARM_MAP_BL_RO,
Roberto Vargase3adc372018-05-23 09:27:06 +0100150#if USE_ROMLIB
151 ARM_MAP_ROMLIB_CODE,
152 ARM_MAP_ROMLIB_DATA,
153#endif
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100154 ARM_MAP_BL_CONFIG_REGION,
Zelalem Awekec43c5632021-07-12 23:41:05 -0500155#if ENABLE_RME
156 ARM_MAP_L0_GPT_REGION,
157#endif
Daniel Boulby45a2c9e2018-07-06 16:54:44 +0100158 {0}
159 };
160
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500161#if ENABLE_RME
162 /* Initialise the secure environment */
163 plat_arm_security_setup();
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500164#endif
Roberto Vargas344ff022018-10-19 16:44:18 +0100165 setup_page_tables(bl_regions, plat_arm_get_mmap());
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100166
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700167#ifdef __aarch64__
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500168#if ENABLE_RME
169 /* BL2 runs in EL3 when RME enabled. */
170 assert(get_armv9_2_feat_rme_support() != 0U);
171 enable_mmu_el3(0);
johpow019d134022021-06-16 17:57:28 -0500172
173 /* Initialise and enable granule protection after MMU. */
Rohit Mathewf6f02da2024-01-21 22:49:08 +0000174 arm_gpt_setup();
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500175#else
Sandrine Bailleux4a1267a2016-05-18 16:11:47 +0100176 enable_mmu_el1(0);
Zelalem Aweke5085abd2021-07-13 17:19:54 -0500177#endif
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700178#else
179 enable_mmu_svc_mon(0);
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100180#endif
Roberto Vargase3adc372018-05-23 09:27:06 +0100181
182 arm_setup_romlib();
Dan Handley9df48042015-03-19 18:58:55 +0000183}
184
185void bl2_plat_arch_setup(void)
186{
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100187 const struct dyn_cfg_dtb_info_t *tb_fw_config_info;
188
Dan Handley9df48042015-03-19 18:58:55 +0000189 arm_bl2_plat_arch_setup();
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100190
191 /* Fill the properties struct with the info from the config dtb */
Jimmy Brissond7297c72020-08-05 14:05:53 -0500192 fconf_populate("FW_CONFIG", config_base);
Manish V Badarkhe5e3ef6c2020-07-16 05:45:25 +0100193
194 /* TB_FW_CONFIG was also loaded by BL1 */
195 tb_fw_config_info = FCONF_GET_PROPERTY(dyn_cfg, dtb, TB_FW_CONFIG_ID);
196 assert(tb_fw_config_info != NULL);
197
198 fconf_populate("TB_FW", tb_fw_config_info->config_addr);
Dan Handley9df48042015-03-19 18:58:55 +0000199}
200
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000201int arm_bl2_handle_post_image_load(unsigned int image_id)
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100202{
203 int err = 0;
204 bl_mem_params_node_t *bl_mem_params = get_bl_mem_params_node(image_id);
Summer Qin9db8f2e2017-04-24 16:49:28 +0100205#ifdef SPD_opteed
206 bl_mem_params_node_t *pager_mem_params = NULL;
207 bl_mem_params_node_t *paged_mem_params = NULL;
208#endif
Zelaleme8dadb12020-02-05 14:12:39 -0600209 assert(bl_mem_params != NULL);
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100210
211 switch (image_id) {
Julius Werner8e0ef0f2019-07-09 14:02:43 -0700212#ifdef __aarch64__
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100213 case BL32_IMAGE_ID:
Summer Qin9db8f2e2017-04-24 16:49:28 +0100214#ifdef SPD_opteed
215 pager_mem_params = get_bl_mem_params_node(BL32_EXTRA1_IMAGE_ID);
216 assert(pager_mem_params);
217
218 paged_mem_params = get_bl_mem_params_node(BL32_EXTRA2_IMAGE_ID);
219 assert(paged_mem_params);
220
221 err = parse_optee_header(&bl_mem_params->ep_info,
222 &pager_mem_params->image_info,
223 &paged_mem_params->image_info);
224 if (err != 0) {
225 WARN("OPTEE header parse error.\n");
226 }
227#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100228 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl32_entry();
229 break;
Yatharth Kochara5f77d32016-07-04 11:26:14 +0100230#endif
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100231
232 case BL33_IMAGE_ID:
233 /* BL33 expects to receive the primary CPU MPID (through r0) */
234 bl_mem_params->ep_info.args.arg0 = 0xffff & read_mpidr();
235 bl_mem_params->ep_info.spsr = arm_get_spsr_for_bl33_entry();
236 break;
237
238#ifdef SCP_BL2_BASE
239 case SCP_BL2_IMAGE_ID:
240 /* The subsequent handling of SCP_BL2 is platform specific */
241 err = plat_arm_bl2_handle_scp_bl2(&bl_mem_params->image_info);
242 if (err) {
243 WARN("Failure in platform-specific handling of SCP_BL2 image.\n");
244 }
245 break;
246#endif
Jonathan Wrightff957ed2018-03-14 15:24:00 +0000247 default:
248 /* Do nothing in default case */
249 break;
Yatharth Kocharf9a0f162016-09-13 17:07:57 +0100250 }
251
252 return err;
253}
254
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000255/*******************************************************************************
256 * This function can be used by the platforms to update/use image
257 * information for given `image_id`.
258 ******************************************************************************/
Daniel Boulby07d26872018-06-27 16:45:48 +0100259int arm_bl2_plat_handle_post_image_load(unsigned int image_id)
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000260{
Balint Dobszay719ba9c2021-03-26 16:23:18 +0100261#if defined(SPD_spmd) && BL2_ENABLE_SP_LOAD
Manish Pandey1fa6ecb2020-02-25 11:38:19 +0000262 /* For Secure Partitions we don't need post processing */
263 if ((image_id >= (MAX_NUMBER_IDS - MAX_SP_IDS)) &&
264 (image_id < MAX_NUMBER_IDS)) {
265 return 0;
266 }
267#endif
Yatharth Kocharede39cb2016-11-14 12:01:04 +0000268 return arm_bl2_handle_post_image_load(image_id);
269}