blob: b912b4223afb0ec069521d1d360f43d71d3eb115 [file] [log] [blame]
Achin Gupta4f6ad662013-10-25 09:08:21 +01001/*
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +00002 * Copyright (c) 2013-2018, ARM Limited and Contributors. All rights reserved.
Achin Gupta4f6ad662013-10-25 09:08:21 +01003 *
dp-armfa3cf0b2017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Achin Gupta4f6ad662013-10-25 09:08:21 +01005 */
6
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +00007#ifndef ARCH_HELPERS_H
8#define ARCH_HELPERS_H
Achin Gupta4f6ad662013-10-25 09:08:21 +01009
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +000010#include <cdefs.h>
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +000011#include <stdbool.h>
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010012#include <stdint.h>
Antonio Nino Diaz4b32e622018-08-16 16:52:57 +010013#include <string.h>
Achin Gupta4f6ad662013-10-25 09:08:21 +010014
Antonio Nino Diaze0f90632018-12-14 00:18:21 +000015#include <arch.h>
16
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010017/**********************************************************************
18 * Macros which create inline functions to read or write CPU system
19 * registers
20 *********************************************************************/
21
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000022#define _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090023static inline u_register_t read_ ## _name(void) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000024{ \
Masahiro Yamada6292d772018-02-02 21:19:17 +090025 u_register_t v; \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000026 __asm__ volatile ("mrs %0, " #_reg_name : "=r" (v)); \
27 return v; \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010028}
29
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000030#define _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name) \
Masahiro Yamada6292d772018-02-02 21:19:17 +090031static inline void write_ ## _name(u_register_t v) \
Sandrine Bailleux30c231b2015-01-07 16:36:11 +000032{ \
33 __asm__ volatile ("msr " #_reg_name ", %0" : : "r" (v)); \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010034}
35
Roberto Vargasc51cdb72017-09-18 09:53:25 +010036#define SYSREG_WRITE_CONST(reg_name, v) \
37 __asm__ volatile ("msr " #reg_name ", %0" : : "i" (v))
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010038
39/* Define read function for system register */
40#define DEFINE_SYSREG_READ_FUNC(_name) \
41 _DEFINE_SYSREG_READ_FUNC(_name, _name)
42
43/* Define read & write function for system register */
44#define DEFINE_SYSREG_RW_FUNCS(_name) \
45 _DEFINE_SYSREG_READ_FUNC(_name, _name) \
46 _DEFINE_SYSREG_WRITE_FUNC(_name, _name)
47
48/* Define read & write function for renamed system register */
49#define DEFINE_RENAME_SYSREG_RW_FUNCS(_name, _reg_name) \
50 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name) \
51 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
52
Achin Gupta92712a52015-09-03 14:18:02 +010053/* Define read function for renamed system register */
54#define DEFINE_RENAME_SYSREG_READ_FUNC(_name, _reg_name) \
55 _DEFINE_SYSREG_READ_FUNC(_name, _reg_name)
56
57/* Define write function for renamed system register */
58#define DEFINE_RENAME_SYSREG_WRITE_FUNC(_name, _reg_name) \
59 _DEFINE_SYSREG_WRITE_FUNC(_name, _reg_name)
60
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010061/**********************************************************************
62 * Macros to create inline functions for system instructions
63 *********************************************************************/
64
65/* Define function for simple system instruction */
66#define DEFINE_SYSOP_FUNC(_op) \
Juan Castillo2d552402014-06-13 17:05:10 +010067static inline void _op(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010068{ \
69 __asm__ (#_op); \
70}
71
72/* Define function for system instruction with type specifier */
73#define DEFINE_SYSOP_TYPE_FUNC(_op, _type) \
Juan Castillo2d552402014-06-13 17:05:10 +010074static inline void _op ## _type(void) \
Andrew Thoelke3f78dc32014-06-02 15:44:43 +010075{ \
76 __asm__ (#_op " " #_type); \
77}
78
79/* Define function for system instruction with register parameter */
80#define DEFINE_SYSOP_TYPE_PARAM_FUNC(_op, _type) \
81static inline void _op ## _type(uint64_t v) \
82{ \
83 __asm__ (#_op " " #_type ", %0" : : "r" (v)); \
84}
Achin Gupta4f6ad662013-10-25 09:08:21 +010085
86/*******************************************************************************
87 * TLB maintenance accessor prototypes
88 ******************************************************************************/
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +000089
90#if ERRATA_A57_813419
91/*
92 * Define function for TLBI instruction with type specifier that implements
93 * the workaround for errata 813419 of Cortex-A57.
94 */
95#define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(_type)\
96static inline void tlbi ## _type(void) \
97{ \
98 __asm__("tlbi " #_type "\n" \
99 "dsb ish\n" \
100 "tlbi " #_type); \
101}
102
103/*
104 * Define function for TLBI instruction with register parameter that implements
105 * the workaround for errata 813419 of Cortex-A57.
106 */
107#define DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(_type) \
108static inline void tlbi ## _type(uint64_t v) \
109{ \
110 __asm__("tlbi " #_type ", %0\n" \
111 "dsb ish\n" \
112 "tlbi " #_type ", %0" : : "r" (v)); \
113}
114#endif /* ERRATA_A57_813419 */
115
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100116DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1)
117DEFINE_SYSOP_TYPE_FUNC(tlbi, alle1is)
118DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2)
119DEFINE_SYSOP_TYPE_FUNC(tlbi, alle2is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000120#if ERRATA_A57_813419
121DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3)
122DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_FUNC(alle3is)
123#else
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100124DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3)
125DEFINE_SYSOP_TYPE_FUNC(tlbi, alle3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000126#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100127DEFINE_SYSOP_TYPE_FUNC(tlbi, vmalle1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100128
Antonio Nino Diazac998032017-02-27 17:23:54 +0000129DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaae1is)
130DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vaale1is)
131DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae2is)
132DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale2is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000133#if ERRATA_A57_813419
134DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vae3is)
135DEFINE_TLBIOP_ERRATA_A57_813419_TYPE_PARAM_FUNC(vale3is)
136#else
Antonio Nino Diazac998032017-02-27 17:23:54 +0000137DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vae3is)
138DEFINE_SYSOP_TYPE_PARAM_FUNC(tlbi, vale3is)
Antonio Nino Diaz3f13c352017-02-24 11:39:22 +0000139#endif
Antonio Nino Diazac998032017-02-27 17:23:54 +0000140
Achin Gupta4f6ad662013-10-25 09:08:21 +0100141/*******************************************************************************
142 * Cache maintenance accessor prototypes
143 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100144DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, isw)
145DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cisw)
146DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, csw)
147DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvac)
148DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, ivac)
149DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, civac)
150DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, cvau)
151DEFINE_SYSOP_TYPE_PARAM_FUNC(dc, zva)
152
Varun Wadekar97625e32015-03-13 14:59:03 +0530153/*******************************************************************************
154 * Address translation accessor prototypes
155 ******************************************************************************/
156DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1r)
157DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e1w)
158DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0r)
159DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s12e0w)
Douglas Raillard77414632018-08-21 12:54:45 +0100160DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e1r)
Jeenu Viswambharan1dc771b2017-10-19 09:15:15 +0100161DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e2r)
Douglas Raillard77414632018-08-21 12:54:45 +0100162DEFINE_SYSOP_TYPE_PARAM_FUNC(at, s1e3r)
Varun Wadekar97625e32015-03-13 14:59:03 +0530163
Antonio Nino Diaze40306b2017-01-13 15:03:07 +0000164void flush_dcache_range(uintptr_t addr, size_t size);
165void clean_dcache_range(uintptr_t addr, size_t size);
166void inv_dcache_range(uintptr_t addr, size_t size);
167
168void dcsw_op_louis(u_register_t op_type);
169void dcsw_op_all(u_register_t op_type);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100170
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100171void disable_mmu_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100172void disable_mmu_el3(void);
Antonio Nino Diaz4613d5f2017-10-05 15:19:42 +0100173void disable_mmu_icache_el1(void);
Dan Handleya17fefa2014-05-14 12:38:32 +0100174void disable_mmu_icache_el3(void);
Andrew Thoelke438c63a2014-04-28 12:06:18 +0100175
Achin Gupta4f6ad662013-10-25 09:08:21 +0100176/*******************************************************************************
177 * Misc. accessor prototypes
178 ******************************************************************************/
Achin Gupta4f6ad662013-10-25 09:08:21 +0100179
Roberto Vargasc51cdb72017-09-18 09:53:25 +0100180#define write_daifclr(val) SYSREG_WRITE_CONST(daifclr, val)
181#define write_daifset(val) SYSREG_WRITE_CONST(daifset, val)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100182
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000183DEFINE_SYSREG_RW_FUNCS(par_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100184DEFINE_SYSREG_READ_FUNC(id_pfr1_el1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000185DEFINE_SYSREG_READ_FUNC(id_aa64isar1_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100186DEFINE_SYSREG_READ_FUNC(id_aa64pfr0_el1)
dp-armee3457b2017-05-23 09:32:49 +0100187DEFINE_SYSREG_READ_FUNC(id_aa64dfr0_el1)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100188DEFINE_SYSREG_READ_FUNC(CurrentEl)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000189DEFINE_SYSREG_READ_FUNC(ctr_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100190DEFINE_SYSREG_RW_FUNCS(daif)
191DEFINE_SYSREG_RW_FUNCS(spsr_el1)
192DEFINE_SYSREG_RW_FUNCS(spsr_el2)
193DEFINE_SYSREG_RW_FUNCS(spsr_el3)
194DEFINE_SYSREG_RW_FUNCS(elr_el1)
195DEFINE_SYSREG_RW_FUNCS(elr_el2)
196DEFINE_SYSREG_RW_FUNCS(elr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100197
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100198DEFINE_SYSOP_FUNC(wfi)
199DEFINE_SYSOP_FUNC(wfe)
200DEFINE_SYSOP_FUNC(sev)
201DEFINE_SYSOP_TYPE_FUNC(dsb, sy)
Soby Mathewed995662014-12-30 16:11:42 +0000202DEFINE_SYSOP_TYPE_FUNC(dmb, sy)
Juan Castillo2e86cb12016-01-13 15:01:09 +0000203DEFINE_SYSOP_TYPE_FUNC(dmb, st)
204DEFINE_SYSOP_TYPE_FUNC(dmb, ld)
Soby Mathewed995662014-12-30 16:11:42 +0000205DEFINE_SYSOP_TYPE_FUNC(dsb, ish)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100206DEFINE_SYSOP_TYPE_FUNC(dsb, nsh)
Antonio Nino Diazac998032017-02-27 17:23:54 +0000207DEFINE_SYSOP_TYPE_FUNC(dsb, ishst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000208DEFINE_SYSOP_TYPE_FUNC(dmb, oshld)
209DEFINE_SYSOP_TYPE_FUNC(dmb, oshst)
210DEFINE_SYSOP_TYPE_FUNC(dmb, osh)
211DEFINE_SYSOP_TYPE_FUNC(dmb, nshld)
212DEFINE_SYSOP_TYPE_FUNC(dmb, nshst)
213DEFINE_SYSOP_TYPE_FUNC(dmb, nsh)
214DEFINE_SYSOP_TYPE_FUNC(dmb, ishld)
Jeenu Viswambharan62505072017-09-22 08:32:09 +0100215DEFINE_SYSOP_TYPE_FUNC(dmb, ishst)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000216DEFINE_SYSOP_TYPE_FUNC(dmb, ish)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100217DEFINE_SYSOP_FUNC(isb)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100218
Antonio Nino Diazb4e3e4b2018-11-23 15:04:01 +0000219static inline void enable_irq(void)
220{
221 /*
222 * The compiler memory barrier will prevent the compiler from
223 * scheduling non-volatile memory access after the write to the
224 * register.
225 *
226 * This could happen if some initialization code issues non-volatile
227 * accesses to an area used by an interrupt handler, in the assumption
228 * that it is safe as the interrupts are disabled at the time it does
229 * that (according to program order). However, non-volatile accesses
230 * are not necessarily in program order relatively with volatile inline
231 * assembly statements (and volatile accesses).
232 */
233 COMPILER_BARRIER();
234 write_daifclr(DAIF_IRQ_BIT);
235 isb();
236}
237
238static inline void enable_fiq(void)
239{
240 COMPILER_BARRIER();
241 write_daifclr(DAIF_FIQ_BIT);
242 isb();
243}
244
245static inline void enable_serror(void)
246{
247 COMPILER_BARRIER();
248 write_daifclr(DAIF_ABT_BIT);
249 isb();
250}
251
252static inline void enable_debug_exceptions(void)
253{
254 COMPILER_BARRIER();
255 write_daifclr(DAIF_DBG_BIT);
256 isb();
257}
258
259static inline void disable_irq(void)
260{
261 COMPILER_BARRIER();
262 write_daifset(DAIF_IRQ_BIT);
263 isb();
264}
265
266static inline void disable_fiq(void)
267{
268 COMPILER_BARRIER();
269 write_daifset(DAIF_FIQ_BIT);
270 isb();
271}
272
273static inline void disable_serror(void)
274{
275 COMPILER_BARRIER();
276 write_daifset(DAIF_ABT_BIT);
277 isb();
278}
279
280static inline void disable_debug_exceptions(void)
281{
282 COMPILER_BARRIER();
283 write_daifset(DAIF_DBG_BIT);
284 isb();
285}
286
Antonio Nino Diaz13344de2018-11-23 13:54:41 +0000287#if !ERROR_DEPRECATED
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100288uint32_t get_afflvl_shift(uint32_t);
289uint32_t mpidr_mask_lower_afflvls(uint64_t, uint32_t);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100290
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100291void __dead2 eret(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
292 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
Antonio Nino Diaz13344de2018-11-23 13:54:41 +0000293#endif
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100294void __dead2 smc(uint64_t x0, uint64_t x1, uint64_t x2, uint64_t x3,
295 uint64_t x4, uint64_t x5, uint64_t x6, uint64_t x7);
Achin Gupta4f6ad662013-10-25 09:08:21 +0100296
297/*******************************************************************************
298 * System register accessor prototypes
299 ******************************************************************************/
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100300DEFINE_SYSREG_READ_FUNC(midr_el1)
301DEFINE_SYSREG_READ_FUNC(mpidr_el1)
Antonio Nino Diazd1beee22016-12-13 15:28:54 +0000302DEFINE_SYSREG_READ_FUNC(id_aa64mmfr0_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100303
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100304DEFINE_SYSREG_RW_FUNCS(scr_el3)
305DEFINE_SYSREG_RW_FUNCS(hcr_el2)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100306
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100307DEFINE_SYSREG_RW_FUNCS(vbar_el1)
308DEFINE_SYSREG_RW_FUNCS(vbar_el2)
309DEFINE_SYSREG_RW_FUNCS(vbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100310
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100311DEFINE_SYSREG_RW_FUNCS(sctlr_el1)
312DEFINE_SYSREG_RW_FUNCS(sctlr_el2)
313DEFINE_SYSREG_RW_FUNCS(sctlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100314
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100315DEFINE_SYSREG_RW_FUNCS(actlr_el1)
316DEFINE_SYSREG_RW_FUNCS(actlr_el2)
317DEFINE_SYSREG_RW_FUNCS(actlr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100318
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100319DEFINE_SYSREG_RW_FUNCS(esr_el1)
320DEFINE_SYSREG_RW_FUNCS(esr_el2)
321DEFINE_SYSREG_RW_FUNCS(esr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100322
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100323DEFINE_SYSREG_RW_FUNCS(afsr0_el1)
324DEFINE_SYSREG_RW_FUNCS(afsr0_el2)
325DEFINE_SYSREG_RW_FUNCS(afsr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100326
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100327DEFINE_SYSREG_RW_FUNCS(afsr1_el1)
328DEFINE_SYSREG_RW_FUNCS(afsr1_el2)
329DEFINE_SYSREG_RW_FUNCS(afsr1_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100330
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100331DEFINE_SYSREG_RW_FUNCS(far_el1)
332DEFINE_SYSREG_RW_FUNCS(far_el2)
333DEFINE_SYSREG_RW_FUNCS(far_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100334
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100335DEFINE_SYSREG_RW_FUNCS(mair_el1)
336DEFINE_SYSREG_RW_FUNCS(mair_el2)
337DEFINE_SYSREG_RW_FUNCS(mair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100338
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100339DEFINE_SYSREG_RW_FUNCS(amair_el1)
340DEFINE_SYSREG_RW_FUNCS(amair_el2)
341DEFINE_SYSREG_RW_FUNCS(amair_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100342
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100343DEFINE_SYSREG_READ_FUNC(rvbar_el1)
344DEFINE_SYSREG_READ_FUNC(rvbar_el2)
345DEFINE_SYSREG_READ_FUNC(rvbar_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100346
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100347DEFINE_SYSREG_RW_FUNCS(rmr_el1)
348DEFINE_SYSREG_RW_FUNCS(rmr_el2)
349DEFINE_SYSREG_RW_FUNCS(rmr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100350
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100351DEFINE_SYSREG_RW_FUNCS(tcr_el1)
352DEFINE_SYSREG_RW_FUNCS(tcr_el2)
353DEFINE_SYSREG_RW_FUNCS(tcr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100354
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100355DEFINE_SYSREG_RW_FUNCS(ttbr0_el1)
356DEFINE_SYSREG_RW_FUNCS(ttbr0_el2)
357DEFINE_SYSREG_RW_FUNCS(ttbr0_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100358
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100359DEFINE_SYSREG_RW_FUNCS(ttbr1_el1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100360
Sandrine Bailleux8b0eafe2015-11-25 17:00:44 +0000361DEFINE_SYSREG_RW_FUNCS(vttbr_el2)
362
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100363DEFINE_SYSREG_RW_FUNCS(cptr_el2)
364DEFINE_SYSREG_RW_FUNCS(cptr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100365
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100366DEFINE_SYSREG_RW_FUNCS(cpacr_el1)
367DEFINE_SYSREG_RW_FUNCS(cntfrq_el0)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000368DEFINE_SYSREG_RW_FUNCS(cnthp_ctl_el2)
369DEFINE_SYSREG_RW_FUNCS(cnthp_tval_el2)
370DEFINE_SYSREG_RW_FUNCS(cnthp_cval_el2)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100371DEFINE_SYSREG_RW_FUNCS(cntps_ctl_el1)
372DEFINE_SYSREG_RW_FUNCS(cntps_tval_el1)
373DEFINE_SYSREG_RW_FUNCS(cntps_cval_el1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000374DEFINE_SYSREG_RW_FUNCS(cntp_ctl_el0)
375DEFINE_SYSREG_RW_FUNCS(cntp_tval_el0)
376DEFINE_SYSREG_RW_FUNCS(cntp_cval_el0)
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100377DEFINE_SYSREG_READ_FUNC(cntpct_el0)
378DEFINE_SYSREG_RW_FUNCS(cnthctl_el2)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100379
Antonio Nino Diazdc4ed3d2018-11-23 13:54:00 +0000380#define get_cntp_ctl_enable(x) (((x) >> CNTP_CTL_ENABLE_SHIFT) & \
381 CNTP_CTL_ENABLE_MASK)
382#define get_cntp_ctl_imask(x) (((x) >> CNTP_CTL_IMASK_SHIFT) & \
383 CNTP_CTL_IMASK_MASK)
384#define get_cntp_ctl_istatus(x) (((x) >> CNTP_CTL_ISTATUS_SHIFT) & \
385 CNTP_CTL_ISTATUS_MASK)
386
387#define set_cntp_ctl_enable(x) ((x) |= (U(1) << CNTP_CTL_ENABLE_SHIFT))
388#define set_cntp_ctl_imask(x) ((x) |= (U(1) << CNTP_CTL_IMASK_SHIFT))
389
390#define clr_cntp_ctl_enable(x) ((x) &= ~(U(1) << CNTP_CTL_ENABLE_SHIFT))
391#define clr_cntp_ctl_imask(x) ((x) &= ~(U(1) << CNTP_CTL_IMASK_SHIFT))
392
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100393DEFINE_SYSREG_RW_FUNCS(tpidr_el3)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100394
Soby Mathewfeddfcf2014-08-29 14:41:58 +0100395DEFINE_SYSREG_RW_FUNCS(cntvoff_el2)
396
Andrew Thoelke4e126072014-06-04 21:10:52 +0100397DEFINE_SYSREG_RW_FUNCS(vpidr_el2)
398DEFINE_SYSREG_RW_FUNCS(vmpidr_el2)
399
Soby Mathew26fb90e2015-01-06 21:36:55 +0000400DEFINE_SYSREG_READ_FUNC(isr_el1)
401
David Cunado5f55e282016-10-31 17:37:34 +0000402DEFINE_SYSREG_RW_FUNCS(mdcr_el2)
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100403DEFINE_SYSREG_RW_FUNCS(mdcr_el3)
David Cunadoc14b08e2016-11-25 00:21:59 +0000404DEFINE_SYSREG_RW_FUNCS(hstr_el2)
David Cunado4168f2f2017-10-02 17:41:39 +0100405DEFINE_SYSREG_RW_FUNCS(pmcr_el0)
David Cunado5f55e282016-10-31 17:37:34 +0000406
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000407/* GICv3 System Registers */
408
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100409DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el1, ICC_SRE_EL1)
410DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el2, ICC_SRE_EL2)
411DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sre_el3, ICC_SRE_EL3)
412DEFINE_RENAME_SYSREG_RW_FUNCS(icc_pmr_el1, ICC_PMR_EL1)
Jeenu Viswambharanb1e957e2017-09-22 08:32:09 +0100413DEFINE_RENAME_SYSREG_READ_FUNC(icc_rpr_el1, ICC_RPR_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100414DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el3, ICC_IGRPEN1_EL3)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000415DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen1_el1, ICC_IGRPEN1_EL1)
Achin Gupta92712a52015-09-03 14:18:02 +0100416DEFINE_RENAME_SYSREG_RW_FUNCS(icc_igrpen0_el1, ICC_IGRPEN0_EL1)
417DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir0_el1, ICC_HPPIR0_EL1)
418DEFINE_RENAME_SYSREG_READ_FUNC(icc_hppir1_el1, ICC_HPPIR1_EL1)
419DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar0_el1, ICC_IAR0_EL1)
420DEFINE_RENAME_SYSREG_READ_FUNC(icc_iar1_el1, ICC_IAR1_EL1)
421DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir0_el1, ICC_EOIR0_EL1)
422DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_eoir1_el1, ICC_EOIR1_EL1)
Jeenu Viswambharanab14e9b2017-09-22 08:32:09 +0100423DEFINE_RENAME_SYSREG_WRITE_FUNC(icc_sgi0r_el1, ICC_SGI0R_EL1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000424DEFINE_RENAME_SYSREG_RW_FUNCS(icc_sgi1r, ICC_SGI1R)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100425
Dimitris Papastamos525c37a2017-11-13 09:49:45 +0000426DEFINE_RENAME_SYSREG_RW_FUNCS(amcgcr_el0, AMCGCR_EL0)
Dimitris Papastamose08005a2017-10-12 13:02:29 +0100427DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr0_el0, AMCNTENCLR0_EL0)
428DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset0_el0, AMCNTENSET0_EL0)
429DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenclr1_el0, AMCNTENCLR1_EL0)
430DEFINE_RENAME_SYSREG_RW_FUNCS(amcntenset1_el0, AMCNTENSET1_EL0)
431
Jeenu Viswambharan2da918c2018-07-31 16:13:33 +0100432DEFINE_RENAME_SYSREG_READ_FUNC(mpamidr_el1, MPAMIDR_EL1)
433DEFINE_RENAME_SYSREG_RW_FUNCS(mpam3_el3, MPAM3_EL3)
434DEFINE_RENAME_SYSREG_RW_FUNCS(mpam2_el2, MPAM2_EL2)
435DEFINE_RENAME_SYSREG_RW_FUNCS(mpamhcr_el2, MPAMHCR_EL2)
436
Dimitris Papastamos5bdbb472017-10-13 12:06:06 +0100437DEFINE_RENAME_SYSREG_RW_FUNCS(pmblimitr_el1, PMBLIMITR_EL1)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100438
David Cunadoce88eee2017-10-20 11:30:57 +0100439DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el3, ZCR_EL3)
440DEFINE_RENAME_SYSREG_WRITE_FUNC(zcr_el2, ZCR_EL2)
441
Jeenu Viswambharan19f6cf22017-12-07 08:43:05 +0000442DEFINE_RENAME_SYSREG_READ_FUNC(erridr_el1, ERRIDR_EL1)
443DEFINE_RENAME_SYSREG_WRITE_FUNC(errselr_el1, ERRSELR_EL1)
444
445DEFINE_RENAME_SYSREG_READ_FUNC(erxfr_el1, ERXFR_EL1)
446DEFINE_RENAME_SYSREG_RW_FUNCS(erxctlr_el1, ERXCTLR_EL1)
447DEFINE_RENAME_SYSREG_RW_FUNCS(erxstatus_el1, ERXSTATUS_EL1)
448DEFINE_RENAME_SYSREG_READ_FUNC(erxaddr_el1, ERXADDR_EL1)
449DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc0_el1, ERXMISC0_EL1)
450DEFINE_RENAME_SYSREG_READ_FUNC(erxmisc1_el1, ERXMISC1_EL1)
451
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000452/* Armv8.3 Pointer Authentication Registers */
453DEFINE_RENAME_SYSREG_RW_FUNCS(apgakeylo_el1, APGAKeyLo_EL1)
454
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100455#define IS_IN_EL(x) \
456 (GET_EL(read_CurrentEl()) == MODE_EL##x)
Achin Gupta4f6ad662013-10-25 09:08:21 +0100457
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100458#define IS_IN_EL1() IS_IN_EL(1)
Antonio Nino Diaz8257f5b2018-11-22 15:53:17 +0000459#define IS_IN_EL2() IS_IN_EL(2)
Douglas Raillard77414632018-08-21 12:54:45 +0100460#define IS_IN_EL3() IS_IN_EL(3)
461
462static inline unsigned int get_current_el(void)
463{
464 return GET_EL(read_CurrentEl());
465}
Achin Gupta4f6ad662013-10-25 09:08:21 +0100466
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000467/*
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000468 * Check if an EL is implemented from AA64PFR0 register fields.
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000469 */
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000470static inline uint64_t el_implemented(unsigned int el)
471{
472 if (el > 3U) {
473 return EL_IMPL_NONE;
474 } else {
475 unsigned int shift = ID_AA64PFR0_EL1_SHIFT * el;
476
477 return (read_id_aa64pfr0_el1() >> shift) & ID_AA64PFR0_ELX_MASK;
478 }
479}
480
481#if !ERROR_DEPRECATED
482#define EL_IMPLEMENTED(_el) el_implemented(_el)
483#endif
Jeenu Viswambharan2a9b8822017-02-21 14:40:44 +0000484
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100485/* Previously defined accesor functions with incomplete register names */
Achin Gupta4f6ad662013-10-25 09:08:21 +0100486
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100487#define read_current_el() read_CurrentEl()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100488
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100489#define dsb() dsbsy()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100490
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100491#define read_midr() read_midr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100492
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100493#define read_mpidr() read_mpidr_el1()
Achin Gupta4f6ad662013-10-25 09:08:21 +0100494
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100495#define read_scr() read_scr_el3()
496#define write_scr(_v) write_scr_el3(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100497
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100498#define read_hcr() read_hcr_el2()
499#define write_hcr(_v) write_hcr_el2(_v)
Sandrine Bailleux25232af2014-05-09 11:23:11 +0100500
Andrew Thoelke3f78dc32014-06-02 15:44:43 +0100501#define read_cpacr() read_cpacr_el1()
502#define write_cpacr(_v) write_cpacr_el1(_v)
Soby Mathew5e5c2072014-04-07 15:28:55 +0100503
Antonio Nino Diaz864ca6f2018-10-31 15:25:35 +0000504#endif /* ARCH_HELPERS_H */